2007-06-08 17:18:56 +00:00
|
|
|
//===-- SimpleRegisterCoalescing.h - Register Coalescing --------*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 20:36:04 +00:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2007-06-08 17:18:56 +00:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements a simple register copy coalescing phase.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef LLVM_CODEGEN_SIMPLE_REGISTER_COALESCING_H
|
|
|
|
#define LLVM_CODEGEN_SIMPLE_REGISTER_COALESCING_H
|
|
|
|
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/LiveInterval.h"
|
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2007-09-06 16:18:45 +00:00
|
|
|
#include "llvm/CodeGen/RegisterCoalescer.h"
|
2007-06-08 17:18:56 +00:00
|
|
|
#include "llvm/ADT/BitVector.h"
|
|
|
|
#include "llvm/ADT/IndexedMap.h"
|
2007-11-06 08:52:21 +00:00
|
|
|
#include <queue>
|
2007-06-08 17:18:56 +00:00
|
|
|
|
|
|
|
namespace llvm {
|
2007-11-06 08:52:21 +00:00
|
|
|
class SimpleRegisterCoalescing;
|
2007-06-08 17:18:56 +00:00
|
|
|
class LiveVariables;
|
|
|
|
class MRegisterInfo;
|
|
|
|
class TargetInstrInfo;
|
|
|
|
class VirtRegMap;
|
2007-12-11 02:09:15 +00:00
|
|
|
class MachineLoopInfo;
|
2007-11-06 08:52:21 +00:00
|
|
|
|
|
|
|
/// CopyRec - Representation for copy instructions in coalescer queue.
|
|
|
|
///
|
|
|
|
struct CopyRec {
|
|
|
|
MachineInstr *MI;
|
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
unsigned LoopDepth;
|
|
|
|
bool isBackEdge;
|
|
|
|
CopyRec(MachineInstr *mi, unsigned src, unsigned dst, unsigned depth,
|
|
|
|
bool be)
|
|
|
|
: MI(mi), SrcReg(src), DstReg(dst), LoopDepth(depth), isBackEdge(be) {};
|
|
|
|
};
|
|
|
|
|
|
|
|
template<class SF> class JoinPriorityQueue;
|
|
|
|
|
|
|
|
/// CopyRecSort - Sorting function for coalescer queue.
|
|
|
|
///
|
|
|
|
struct CopyRecSort : public std::binary_function<CopyRec,CopyRec,bool> {
|
|
|
|
JoinPriorityQueue<CopyRecSort> *JPQ;
|
2007-12-14 15:41:34 +00:00
|
|
|
explicit CopyRecSort(JoinPriorityQueue<CopyRecSort> *jpq) : JPQ(jpq) {}
|
2007-11-06 08:52:21 +00:00
|
|
|
CopyRecSort(const CopyRecSort &RHS) : JPQ(RHS.JPQ) {}
|
|
|
|
bool operator()(CopyRec left, CopyRec right) const;
|
|
|
|
};
|
|
|
|
|
|
|
|
/// JoinQueue - A priority queue of copy instructions the coalescer is
|
|
|
|
/// going to process.
|
|
|
|
template<class SF>
|
|
|
|
class JoinPriorityQueue {
|
|
|
|
SimpleRegisterCoalescing *Rc;
|
|
|
|
std::priority_queue<CopyRec, std::vector<CopyRec>, SF> Queue;
|
|
|
|
|
|
|
|
public:
|
2007-12-14 15:41:34 +00:00
|
|
|
explicit JoinPriorityQueue(SimpleRegisterCoalescing *rc)
|
|
|
|
: Rc(rc), Queue(SF(this)) {}
|
2007-11-06 08:52:21 +00:00
|
|
|
|
|
|
|
bool empty() const { return Queue.empty(); }
|
|
|
|
void push(CopyRec R) { Queue.push(R); }
|
|
|
|
CopyRec pop() {
|
|
|
|
if (empty()) return CopyRec(0, 0, 0, 0, false);
|
|
|
|
CopyRec R = Queue.top();
|
|
|
|
Queue.pop();
|
|
|
|
return R;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Callbacks to SimpleRegisterCoalescing.
|
|
|
|
unsigned getRepIntervalSize(unsigned Reg);
|
|
|
|
};
|
2007-06-08 17:18:56 +00:00
|
|
|
|
2007-09-06 16:18:45 +00:00
|
|
|
class SimpleRegisterCoalescing : public MachineFunctionPass,
|
|
|
|
public RegisterCoalescer {
|
2007-06-08 17:18:56 +00:00
|
|
|
MachineFunction* mf_;
|
|
|
|
const TargetMachine* tm_;
|
|
|
|
const MRegisterInfo* mri_;
|
|
|
|
const TargetInstrInfo* tii_;
|
|
|
|
LiveIntervals *li_;
|
|
|
|
LiveVariables *lv_;
|
2007-12-11 02:09:15 +00:00
|
|
|
const MachineLoopInfo* loopInfo;
|
2007-06-08 17:18:56 +00:00
|
|
|
|
|
|
|
BitVector allocatableRegs_;
|
|
|
|
DenseMap<const TargetRegisterClass*, BitVector> allocatableRCRegs_;
|
|
|
|
|
2007-10-18 07:49:59 +00:00
|
|
|
/// r2rMap_ - Map from register to its representative register.
|
|
|
|
///
|
|
|
|
IndexedMap<unsigned> r2rMap_;
|
|
|
|
|
|
|
|
/// r2rRevMap_ - Reverse of r2rRevMap_, i.e. Map from register to all
|
|
|
|
/// the registers it represent.
|
|
|
|
IndexedMap<std::vector<unsigned> > r2rRevMap_;
|
|
|
|
|
2007-11-06 08:52:21 +00:00
|
|
|
/// JoinQueue - A priority queue of copy instructions the coalescer is
|
|
|
|
/// going to process.
|
|
|
|
JoinPriorityQueue<CopyRecSort> *JoinQueue;
|
|
|
|
|
2007-06-08 17:18:56 +00:00
|
|
|
/// JoinedLIs - Keep track which register intervals have been coalesced
|
|
|
|
/// with other intervals.
|
|
|
|
BitVector JoinedLIs;
|
|
|
|
|
2007-10-18 07:49:59 +00:00
|
|
|
/// SubRegIdxes - Keep track of sub-register and indexes.
|
2007-10-12 08:50:34 +00:00
|
|
|
///
|
2007-10-18 07:49:59 +00:00
|
|
|
SmallVector<std::pair<unsigned, unsigned>, 32> SubRegIdxes;
|
2007-10-12 08:50:34 +00:00
|
|
|
|
2007-11-05 17:41:38 +00:00
|
|
|
/// JoinedCopies - Keep track of copies eliminated due to coalescing.
|
|
|
|
///
|
|
|
|
SmallPtrSet<MachineInstr*, 32> JoinedCopies;
|
|
|
|
|
2007-06-08 17:18:56 +00:00
|
|
|
public:
|
|
|
|
static char ID; // Pass identifcation, replacement for typeid
|
2007-08-27 14:50:10 +00:00
|
|
|
SimpleRegisterCoalescing() : MachineFunctionPass((intptr_t)&ID) {}
|
2007-06-08 17:18:56 +00:00
|
|
|
|
|
|
|
struct InstrSlots {
|
|
|
|
enum {
|
|
|
|
LOAD = 0,
|
|
|
|
USE = 1,
|
|
|
|
DEF = 2,
|
|
|
|
STORE = 3,
|
|
|
|
NUM = 4
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
virtual void getAnalysisUsage(AnalysisUsage &AU) const;
|
|
|
|
virtual void releaseMemory();
|
|
|
|
|
|
|
|
/// runOnMachineFunction - pass entry point
|
|
|
|
virtual bool runOnMachineFunction(MachineFunction&);
|
|
|
|
|
2007-09-06 16:18:45 +00:00
|
|
|
bool coalesceFunction(MachineFunction &mf, RegallocQuery &) {
|
|
|
|
// This runs as an independent pass, so don't do anything.
|
2007-11-06 08:52:21 +00:00
|
|
|
return false;
|
2007-09-06 16:18:45 +00:00
|
|
|
};
|
|
|
|
|
2007-11-06 08:52:21 +00:00
|
|
|
/// getRepIntervalSize - Called from join priority queue sorting function.
|
|
|
|
/// It returns the size of the interval that represent the given register.
|
|
|
|
unsigned getRepIntervalSize(unsigned Reg) {
|
|
|
|
Reg = rep(Reg);
|
|
|
|
if (!li_->hasInterval(Reg))
|
|
|
|
return 0;
|
|
|
|
return li_->getInterval(Reg).getSize();
|
|
|
|
}
|
|
|
|
|
2007-06-08 17:18:56 +00:00
|
|
|
/// print - Implement the dump method.
|
|
|
|
virtual void print(std::ostream &O, const Module* = 0) const;
|
|
|
|
void print(std::ostream *O, const Module* M = 0) const {
|
|
|
|
if (O) print(*O, M);
|
|
|
|
}
|
|
|
|
|
2007-11-06 08:52:21 +00:00
|
|
|
private:
|
2007-06-08 17:18:56 +00:00
|
|
|
/// joinIntervals - join compatible live intervals
|
|
|
|
void joinIntervals();
|
|
|
|
|
2007-07-09 12:20:30 +00:00
|
|
|
/// CopyCoalesceInMBB - Coalesce copies in the specified MBB, putting
|
2007-07-09 12:00:59 +00:00
|
|
|
/// copies that cannot yet be coalesced into the "TryAgain" list.
|
|
|
|
void CopyCoalesceInMBB(MachineBasicBlock *MBB,
|
2007-10-16 08:04:24 +00:00
|
|
|
std::vector<CopyRec> &TryAgain);
|
2007-06-08 17:18:56 +00:00
|
|
|
|
|
|
|
/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
|
|
|
|
/// which are the src/dst of the copy instruction CopyMI. This returns true
|
2007-11-01 06:22:48 +00:00
|
|
|
/// if the copy was successfully coalesced away. If it is not currently
|
|
|
|
/// possible to coalesce this interval, but it may be possible if other
|
|
|
|
/// things get coalesced, then it returns true by reference in 'Again'.
|
2007-11-06 08:52:21 +00:00
|
|
|
bool JoinCopy(CopyRec TheCopy, bool &Again);
|
2007-06-08 17:18:56 +00:00
|
|
|
|
|
|
|
/// JoinIntervals - Attempt to join these two intervals. On failure, this
|
|
|
|
/// returns false. Otherwise, if one of the intervals being joined is a
|
|
|
|
/// physreg, this method always canonicalizes DestInt to be it. The output
|
|
|
|
/// "SrcInt" will not have been modified, so we can use this information
|
|
|
|
/// below to update aliases.
|
2007-08-28 08:28:51 +00:00
|
|
|
bool JoinIntervals(LiveInterval &LHS, LiveInterval &RHS, bool &Swapped);
|
2007-06-08 17:18:56 +00:00
|
|
|
|
|
|
|
/// SimpleJoin - Attempt to join the specified interval into this one. The
|
|
|
|
/// caller of this method must guarantee that the RHS only contains a single
|
|
|
|
/// value number and that the RHS is not defined by a copy from this
|
|
|
|
/// interval. This returns false if the intervals are not joinable, or it
|
|
|
|
/// joins them and returns true.
|
|
|
|
bool SimpleJoin(LiveInterval &LHS, LiveInterval &RHS);
|
|
|
|
|
|
|
|
/// Return true if the two specified registers belong to different
|
|
|
|
/// register classes. The registers may be either phys or virt regs.
|
|
|
|
bool differingRegisterClasses(unsigned RegA, unsigned RegB) const;
|
|
|
|
|
|
|
|
|
|
|
|
bool AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
|
|
|
|
MachineInstr *CopyMI);
|
|
|
|
|
2007-10-18 07:49:59 +00:00
|
|
|
/// AddSubRegIdxPairs - Recursively mark all the registers represented by the
|
|
|
|
/// specified register as sub-registers. The recursion level is expected to be
|
|
|
|
/// shallow.
|
|
|
|
void AddSubRegIdxPairs(unsigned Reg, unsigned SubIdx);
|
|
|
|
|
2007-11-06 08:52:21 +00:00
|
|
|
/// isBackEdgeCopy - Returns true if CopyMI is a back edge copy.
|
|
|
|
///
|
|
|
|
bool isBackEdgeCopy(MachineInstr *CopyMI, unsigned DstReg);
|
|
|
|
|
2007-06-08 17:18:56 +00:00
|
|
|
/// lastRegisterUse - Returns the last use of the specific register between
|
|
|
|
/// cycles Start and End. It also returns the use operand by reference. It
|
|
|
|
/// returns NULL if there are no uses.
|
2007-10-18 07:49:59 +00:00
|
|
|
MachineInstr *lastRegisterUse(unsigned Start, unsigned End, unsigned Reg,
|
2007-06-08 17:18:56 +00:00
|
|
|
MachineOperand *&MOU);
|
|
|
|
|
|
|
|
/// findDefOperand - Returns the MachineOperand that is a def of the specific
|
|
|
|
/// register. It returns NULL if the def is not found.
|
|
|
|
MachineOperand *findDefOperand(MachineInstr *MI, unsigned Reg);
|
|
|
|
|
|
|
|
/// unsetRegisterKill - Unset IsKill property of all uses of the specific
|
|
|
|
/// register of the specific instruction.
|
|
|
|
void unsetRegisterKill(MachineInstr *MI, unsigned Reg);
|
|
|
|
|
|
|
|
/// unsetRegisterKills - Unset IsKill property of all uses of specific register
|
|
|
|
/// between cycles Start and End.
|
|
|
|
void unsetRegisterKills(unsigned Start, unsigned End, unsigned Reg);
|
|
|
|
|
|
|
|
/// hasRegisterDef - True if the instruction defines the specific register.
|
|
|
|
///
|
|
|
|
bool hasRegisterDef(MachineInstr *MI, unsigned Reg);
|
|
|
|
|
|
|
|
/// rep - returns the representative of this register
|
|
|
|
unsigned rep(unsigned Reg) {
|
|
|
|
unsigned Rep = r2rMap_[Reg];
|
|
|
|
if (Rep)
|
|
|
|
return r2rMap_[Reg] = rep(Rep);
|
|
|
|
return Reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
void printRegName(unsigned reg) const;
|
|
|
|
};
|
|
|
|
|
|
|
|
} // End llvm namespace
|
|
|
|
|
|
|
|
#endif
|