2013-01-17 18:42:37 +00:00
|
|
|
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s -O0
|
|
|
|
|
|
|
|
; This is a regression test which makes sure that the offset check
|
|
|
|
; is available for STRiw_indexed instruction. This is required
|
|
|
|
; by 'Hexagon Expand Predicate Spill Code' pass.
|
|
|
|
|
|
|
|
define i32 @f(i32 %a, i32 %b) nounwind {
|
|
|
|
entry:
|
|
|
|
%retval = alloca i32, align 4
|
|
|
|
%a.addr = alloca i32, align 4
|
|
|
|
%b.addr = alloca i32, align 4
|
|
|
|
store i32 %a, i32* %a.addr, align 4
|
|
|
|
store i32 %b, i32* %b.addr, align 4
|
2015-02-27 21:17:42 +00:00
|
|
|
%0 = load i32, i32* %a.addr, align 4
|
|
|
|
%1 = load i32, i32* %b.addr, align 4
|
2013-01-17 18:42:37 +00:00
|
|
|
%cmp = icmp sgt i32 %0, %1
|
|
|
|
br i1 %cmp, label %if.then, label %if.else
|
|
|
|
|
|
|
|
if.then:
|
2015-02-27 21:17:42 +00:00
|
|
|
%2 = load i32, i32* %a.addr, align 4
|
|
|
|
%3 = load i32, i32* %b.addr, align 4
|
2013-01-17 18:42:37 +00:00
|
|
|
%add = add nsw i32 %2, %3
|
|
|
|
store i32 %add, i32* %retval
|
|
|
|
br label %return
|
|
|
|
|
|
|
|
if.else:
|
2015-02-27 21:17:42 +00:00
|
|
|
%4 = load i32, i32* %a.addr, align 4
|
|
|
|
%5 = load i32, i32* %b.addr, align 4
|
2013-01-17 18:42:37 +00:00
|
|
|
%sub = sub nsw i32 %4, %5
|
|
|
|
store i32 %sub, i32* %retval
|
|
|
|
br label %return
|
|
|
|
|
|
|
|
return:
|
2015-02-27 21:17:42 +00:00
|
|
|
%6 = load i32, i32* %retval
|
2013-01-17 18:42:37 +00:00
|
|
|
ret i32 %6
|
|
|
|
}
|