2010-10-14 23:49:52 +00:00
|
|
|
//===--- LiveRangeEdit.cpp - Basic tools for editing a register live range --===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// The LiveRangeEdit class represents changes done to a virtual register when it
|
|
|
|
// is spilled or split.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "LiveRangeEdit.h"
|
|
|
|
#include "VirtRegMap.h"
|
2011-03-08 22:46:11 +00:00
|
|
|
#include "llvm/ADT/SetVector.h"
|
2010-10-14 23:49:52 +00:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2010-10-20 22:00:51 +00:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
2011-03-08 22:46:11 +00:00
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2010-10-14 23:49:52 +00:00
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2011-03-17 20:37:07 +00:00
|
|
|
LiveInterval &LiveRangeEdit::createFrom(unsigned OldReg,
|
|
|
|
LiveIntervals &LIS,
|
|
|
|
VirtRegMap &VRM) {
|
|
|
|
MachineRegisterInfo &MRI = VRM.getRegInfo();
|
|
|
|
unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
|
|
|
|
VRM.grow();
|
|
|
|
VRM.setIsSplitFromReg(VReg, VRM.getOriginal(OldReg));
|
|
|
|
LiveInterval &LI = LIS.getOrCreateInterval(VReg);
|
|
|
|
newRegs_.push_back(&LI);
|
|
|
|
return LI;
|
2010-10-14 23:49:52 +00:00
|
|
|
}
|
|
|
|
|
2010-10-20 22:00:51 +00:00
|
|
|
void LiveRangeEdit::scanRemattable(LiveIntervals &lis,
|
|
|
|
const TargetInstrInfo &tii,
|
|
|
|
AliasAnalysis *aa) {
|
|
|
|
for (LiveInterval::vni_iterator I = parent_.vni_begin(),
|
|
|
|
E = parent_.vni_end(); I != E; ++I) {
|
|
|
|
VNInfo *VNI = *I;
|
|
|
|
if (VNI->isUnused())
|
|
|
|
continue;
|
|
|
|
MachineInstr *DefMI = lis.getInstructionFromIndex(VNI->def);
|
|
|
|
if (!DefMI)
|
|
|
|
continue;
|
|
|
|
if (tii.isTriviallyReMaterializable(DefMI, aa))
|
|
|
|
remattable_.insert(VNI);
|
|
|
|
}
|
|
|
|
scannedRemattable_ = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool LiveRangeEdit::anyRematerializable(LiveIntervals &lis,
|
|
|
|
const TargetInstrInfo &tii,
|
|
|
|
AliasAnalysis *aa) {
|
|
|
|
if (!scannedRemattable_)
|
|
|
|
scanRemattable(lis, tii, aa);
|
|
|
|
return !remattable_.empty();
|
|
|
|
}
|
|
|
|
|
2010-10-14 23:49:52 +00:00
|
|
|
/// allUsesAvailableAt - Return true if all registers used by OrigMI at
|
|
|
|
/// OrigIdx are also available with the same value at UseIdx.
|
|
|
|
bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
|
|
|
|
SlotIndex OrigIdx,
|
|
|
|
SlotIndex UseIdx,
|
|
|
|
LiveIntervals &lis) {
|
|
|
|
OrigIdx = OrigIdx.getUseIndex();
|
|
|
|
UseIdx = UseIdx.getUseIndex();
|
|
|
|
for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
|
|
|
|
const MachineOperand &MO = OrigMI->getOperand(i);
|
|
|
|
if (!MO.isReg() || !MO.getReg() || MO.getReg() == getReg())
|
|
|
|
continue;
|
|
|
|
// Reserved registers are OK.
|
|
|
|
if (MO.isUndef() || !lis.hasInterval(MO.getReg()))
|
|
|
|
continue;
|
|
|
|
// We don't want to move any defs.
|
|
|
|
if (MO.isDef())
|
|
|
|
return false;
|
|
|
|
// We cannot depend on virtual registers in uselessRegs_.
|
2011-03-07 22:42:16 +00:00
|
|
|
if (uselessRegs_)
|
|
|
|
for (unsigned ui = 0, ue = uselessRegs_->size(); ui != ue; ++ui)
|
|
|
|
if ((*uselessRegs_)[ui]->reg == MO.getReg())
|
|
|
|
return false;
|
2010-10-14 23:49:52 +00:00
|
|
|
|
|
|
|
LiveInterval &li = lis.getInterval(MO.getReg());
|
|
|
|
const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
|
|
|
|
if (!OVNI)
|
|
|
|
continue;
|
|
|
|
if (OVNI != li.getVNInfoAt(UseIdx))
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-11-10 01:05:12 +00:00
|
|
|
bool LiveRangeEdit::canRematerializeAt(Remat &RM,
|
|
|
|
SlotIndex UseIdx,
|
|
|
|
bool cheapAsAMove,
|
|
|
|
LiveIntervals &lis) {
|
2010-10-20 22:00:51 +00:00
|
|
|
assert(scannedRemattable_ && "Call anyRematerializable first");
|
|
|
|
|
|
|
|
// Use scanRemattable info.
|
|
|
|
if (!remattable_.count(RM.ParentVNI))
|
2010-11-10 01:05:12 +00:00
|
|
|
return false;
|
2010-10-20 22:00:51 +00:00
|
|
|
|
|
|
|
// No defining instruction.
|
2010-11-10 01:05:12 +00:00
|
|
|
RM.OrigMI = lis.getInstructionFromIndex(RM.ParentVNI->def);
|
|
|
|
assert(RM.OrigMI && "Defining instruction for remattable value disappeared");
|
2010-10-20 22:00:51 +00:00
|
|
|
|
|
|
|
// If only cheap remats were requested, bail out early.
|
2010-11-10 01:05:12 +00:00
|
|
|
if (cheapAsAMove && !RM.OrigMI->getDesc().isAsCheapAsAMove())
|
|
|
|
return false;
|
2010-10-20 22:00:51 +00:00
|
|
|
|
|
|
|
// Verify that all used registers are available with the same values.
|
2010-11-10 01:05:12 +00:00
|
|
|
if (!allUsesAvailableAt(RM.OrigMI, RM.ParentVNI->def, UseIdx, lis))
|
|
|
|
return false;
|
2010-10-20 22:00:51 +00:00
|
|
|
|
2010-11-10 01:05:12 +00:00
|
|
|
return true;
|
2010-10-20 22:00:51 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
|
|
|
unsigned DestReg,
|
|
|
|
const Remat &RM,
|
|
|
|
LiveIntervals &lis,
|
|
|
|
const TargetInstrInfo &tii,
|
|
|
|
const TargetRegisterInfo &tri) {
|
|
|
|
assert(RM.OrigMI && "Invalid remat");
|
|
|
|
tii.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
|
2010-10-20 22:50:42 +00:00
|
|
|
rematted_.insert(RM.ParentVNI);
|
2010-10-20 22:00:51 +00:00
|
|
|
return lis.InsertMachineInstrInMaps(--MI).getDefIndex();
|
|
|
|
}
|
|
|
|
|
2011-03-13 01:23:11 +00:00
|
|
|
void LiveRangeEdit::eraseVirtReg(unsigned Reg, LiveIntervals &LIS) {
|
|
|
|
if (delegate_ && delegate_->LRE_CanEraseVirtReg(Reg))
|
|
|
|
LIS.removeInterval(Reg);
|
|
|
|
}
|
|
|
|
|
2011-03-08 22:46:11 +00:00
|
|
|
void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
|
2011-03-17 20:37:07 +00:00
|
|
|
LiveIntervals &LIS, VirtRegMap &VRM,
|
2011-03-08 22:46:11 +00:00
|
|
|
const TargetInstrInfo &TII) {
|
|
|
|
SetVector<LiveInterval*,
|
|
|
|
SmallVector<LiveInterval*, 8>,
|
|
|
|
SmallPtrSet<LiveInterval*, 8> > ToShrink;
|
|
|
|
|
|
|
|
for (;;) {
|
|
|
|
// Erase all dead defs.
|
|
|
|
while (!Dead.empty()) {
|
|
|
|
MachineInstr *MI = Dead.pop_back_val();
|
|
|
|
assert(MI->allDefsAreDead() && "Def isn't really dead");
|
2011-03-16 22:56:08 +00:00
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI).getDefIndex();
|
2011-03-08 22:46:11 +00:00
|
|
|
|
|
|
|
// Never delete inline asm.
|
2011-03-16 22:56:08 +00:00
|
|
|
if (MI->isInlineAsm()) {
|
|
|
|
DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
|
2011-03-08 22:46:11 +00:00
|
|
|
continue;
|
2011-03-16 22:56:08 +00:00
|
|
|
}
|
2011-03-08 22:46:11 +00:00
|
|
|
|
|
|
|
// Use the same criteria as DeadMachineInstructionElim.
|
|
|
|
bool SawStore = false;
|
2011-03-16 22:56:08 +00:00
|
|
|
if (!MI->isSafeToMove(&TII, 0, SawStore)) {
|
|
|
|
DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
|
2011-03-08 22:46:11 +00:00
|
|
|
continue;
|
2011-03-16 22:56:08 +00:00
|
|
|
}
|
2011-03-08 22:46:11 +00:00
|
|
|
|
|
|
|
DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
|
|
|
|
|
|
|
|
// Check for live intervals that may shrink
|
|
|
|
for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
|
|
|
|
MOE = MI->operands_end(); MOI != MOE; ++MOI) {
|
|
|
|
if (!MOI->isReg())
|
|
|
|
continue;
|
|
|
|
unsigned Reg = MOI->getReg();
|
|
|
|
if (!TargetRegisterInfo::isVirtualRegister(Reg))
|
|
|
|
continue;
|
|
|
|
LiveInterval &LI = LIS.getInterval(Reg);
|
2011-03-16 22:56:13 +00:00
|
|
|
|
2011-03-08 22:46:11 +00:00
|
|
|
// Shrink read registers.
|
|
|
|
if (MI->readsVirtualRegister(Reg))
|
|
|
|
ToShrink.insert(&LI);
|
2011-03-16 22:56:13 +00:00
|
|
|
|
|
|
|
// Remove defined value.
|
|
|
|
if (MOI->isDef()) {
|
|
|
|
if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
|
|
|
|
LI.removeValNo(VNI);
|
|
|
|
if (LI.empty()) {
|
|
|
|
ToShrink.remove(&LI);
|
|
|
|
eraseVirtReg(Reg, LIS);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2011-03-08 22:46:11 +00:00
|
|
|
}
|
|
|
|
|
2011-03-09 00:57:29 +00:00
|
|
|
if (delegate_)
|
|
|
|
delegate_->LRE_WillEraseInstruction(MI);
|
2011-03-08 22:46:11 +00:00
|
|
|
LIS.RemoveMachineInstrFromMaps(MI);
|
|
|
|
MI->eraseFromParent();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ToShrink.empty())
|
|
|
|
break;
|
|
|
|
|
|
|
|
// Shrink just one live interval. Then delete new dead defs.
|
2011-03-16 22:56:16 +00:00
|
|
|
LiveInterval *LI = ToShrink.back();
|
2011-03-08 22:46:11 +00:00
|
|
|
ToShrink.pop_back();
|
2011-03-16 22:56:16 +00:00
|
|
|
if (delegate_)
|
|
|
|
delegate_->LRE_WillShrinkVirtReg(LI->reg);
|
2011-03-17 20:37:07 +00:00
|
|
|
if (!LIS.shrinkToUses(LI, &Dead))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// LI may have been separated, create new intervals.
|
|
|
|
LI->RenumberValues(LIS);
|
|
|
|
ConnectedVNInfoEqClasses ConEQ(LIS);
|
|
|
|
unsigned NumComp = ConEQ.Classify(LI);
|
|
|
|
if (NumComp <= 1)
|
|
|
|
continue;
|
|
|
|
DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
|
|
|
|
SmallVector<LiveInterval*, 8> Dups(1, LI);
|
|
|
|
for (unsigned i = 1; i != NumComp; ++i)
|
|
|
|
Dups.push_back(&createFrom(LI->reg, LIS, VRM));
|
|
|
|
ConEQ.Distribute(&Dups[0], VRM.getRegInfo());
|
2011-03-08 22:46:11 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|