2012-07-31 21:49:49 +00:00
|
|
|
//===-- MipsSEInstrInfo.h - Mips32/64 Instruction Information ---*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file contains the Mips32/64 implementation of the TargetInstrInfo class.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2014-08-13 16:26:38 +00:00
|
|
|
#ifndef LLVM_LIB_TARGET_MIPS_MIPSSEINSTRINFO_H
|
|
|
|
#define LLVM_LIB_TARGET_MIPS_MIPSSEINSTRINFO_H
|
2012-07-31 21:49:49 +00:00
|
|
|
|
|
|
|
#include "MipsInstrInfo.h"
|
2012-07-31 23:41:32 +00:00
|
|
|
#include "MipsSERegisterInfo.h"
|
2012-07-31 21:49:49 +00:00
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
|
|
|
|
class MipsSEInstrInfo : public MipsInstrInfo {
|
2012-07-31 23:41:32 +00:00
|
|
|
const MipsSERegisterInfo RI;
|
2012-07-31 21:49:49 +00:00
|
|
|
bool IsN64;
|
2012-07-31 23:41:32 +00:00
|
|
|
|
2012-07-31 21:49:49 +00:00
|
|
|
public:
|
2014-07-18 23:25:00 +00:00
|
|
|
explicit MipsSEInstrInfo(const MipsSubtarget &STI);
|
2012-07-31 21:49:49 +00:00
|
|
|
|
2014-04-29 07:58:02 +00:00
|
|
|
const MipsRegisterInfo &getRegisterInfo() const override;
|
2012-07-31 23:41:32 +00:00
|
|
|
|
2012-07-31 21:49:49 +00:00
|
|
|
/// isLoadFromStackSlot - If the specified machine instruction is a direct
|
|
|
|
/// load from a stack slot, return the virtual or physical register number of
|
|
|
|
/// the destination along with the FrameIndex of the loaded stack slot. If
|
|
|
|
/// not, return 0. This predicate must return 0 if the instruction has
|
|
|
|
/// any side effects other than loading from the stack slot.
|
2014-04-29 07:58:02 +00:00
|
|
|
unsigned isLoadFromStackSlot(const MachineInstr *MI,
|
|
|
|
int &FrameIndex) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
|
|
|
/// isStoreToStackSlot - If the specified machine instruction is a direct
|
|
|
|
/// store to a stack slot, return the virtual or physical register number of
|
|
|
|
/// the source reg along with the FrameIndex of the loaded stack slot. If
|
|
|
|
/// not, return 0. This predicate must return 0 if the instruction has
|
|
|
|
/// any side effects other than storing to the stack slot.
|
2014-04-29 07:58:02 +00:00
|
|
|
unsigned isStoreToStackSlot(const MachineInstr *MI,
|
|
|
|
int &FrameIndex) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
2014-04-29 07:58:02 +00:00
|
|
|
void copyPhysReg(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI, DebugLoc DL,
|
|
|
|
unsigned DestReg, unsigned SrcReg,
|
|
|
|
bool KillSrc) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
2014-04-29 07:58:02 +00:00
|
|
|
void storeRegToStack(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
|
|
|
unsigned SrcReg, bool isKill, int FrameIndex,
|
|
|
|
const TargetRegisterClass *RC,
|
|
|
|
const TargetRegisterInfo *TRI,
|
|
|
|
int64_t Offset) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
2014-04-29 07:58:02 +00:00
|
|
|
void loadRegFromStack(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
|
|
|
unsigned DestReg, int FrameIndex,
|
|
|
|
const TargetRegisterClass *RC,
|
|
|
|
const TargetRegisterInfo *TRI,
|
|
|
|
int64_t Offset) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
2014-04-29 07:58:02 +00:00
|
|
|
bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
2014-04-29 07:58:02 +00:00
|
|
|
unsigned getOppositeBranchOpc(unsigned Opc) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
2012-07-31 23:52:55 +00:00
|
|
|
/// Adjust SP by Amount bytes.
|
|
|
|
void adjustStackPtr(unsigned SP, int64_t Amount, MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator I) const;
|
|
|
|
|
2012-08-23 00:21:05 +00:00
|
|
|
/// Emit a series of instructions to load an immediate. If NewImm is a
|
|
|
|
/// non-NULL parameter, the last instruction is not emitted, but instead
|
|
|
|
/// its immediate operand is returned in NewImm.
|
|
|
|
unsigned loadImmediate(int64_t Imm, MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator II, DebugLoc DL,
|
|
|
|
unsigned *NewImm) const;
|
|
|
|
|
2012-07-31 21:49:49 +00:00
|
|
|
private:
|
2014-04-29 07:58:02 +00:00
|
|
|
unsigned getAnalyzableBrOpc(unsigned Opc) const override;
|
2012-07-31 21:49:49 +00:00
|
|
|
|
[mips][mips64r6] Use JALR for returns instead of JR (which is not available on MIPS32r6/MIPS64r6)
Summary:
RET, and RET_MM have been replaced by a pseudo named PseudoReturn.
In addition a version with a 64-bit GPR named PseudoReturn64 has been
added.
Instruction selection for a return matches RetRA, which is expanded post
register allocation to PseudoReturn/PseudoReturn64. During MipsAsmPrinter,
this PseudoReturn/PseudoReturn64 are emitted as:
- (JALR64 $zero, $rs) on MIPS64r6
- (JALR $zero, $rs) on MIPS32r6
- (JR_MM $rs) on microMIPS
- (JR $rs) otherwise
On MIPS32r6/MIPS64r6, 'jr $rs' is an alias for 'jalr $zero, $rs'. To aid
development and review (specifically, to ensure all cases of jr are
updated), these aliases are temporarily named 'r6.jr' instead of 'jr'.
A follow up patch will change them back to the correct mnemonic.
Added (JALR $zero, $rs) to MipsNaClELFStreamer's definition of an indirect
jump, and removed it from its definition of a call.
Note: I haven't accounted for MIPS64 in MipsNaClELFStreamer since it's
doesn't appear to account for any MIPS64-specifics.
The return instruction created as part of eh_return expansion is now expanded
using expandRetRA() so we use the right return instruction on MIPS32r6/MIPS64r6
('jalr $zero, $rs').
Also, fixed a misuse of isABI_N64() to detect 64-bit wide registers in
expandEhReturn().
Reviewers: jkolek, vmedic, mseaborn, zoran.jovanovic, dsanders
Reviewed By: dsanders
Subscribers: llvm-commits
Differential Revision: http://reviews.llvm.org/D4268
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@212604 91177308-0d34-0410-b5e6-96231b3b80d8
2014-07-09 10:16:07 +00:00
|
|
|
void expandRetRA(MachineBasicBlock &MBB, MachineBasicBlock::iterator I) const;
|
2013-05-16 19:57:23 +00:00
|
|
|
|
2013-06-11 18:48:16 +00:00
|
|
|
std::pair<bool, bool> compareOpndSize(unsigned Opc,
|
|
|
|
const MachineFunction &MF) const;
|
2013-06-08 00:14:54 +00:00
|
|
|
|
2013-10-07 18:49:46 +00:00
|
|
|
void expandPseudoMFHiLo(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
|
|
|
|
unsigned NewOpc) const;
|
|
|
|
|
2013-10-15 01:48:30 +00:00
|
|
|
void expandPseudoMTLoHi(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
|
|
|
|
unsigned LoOpc, unsigned HiOpc,
|
|
|
|
bool HasExplicitDef) const;
|
|
|
|
|
2013-05-16 19:57:23 +00:00
|
|
|
/// Expand pseudo Int-to-FP conversion instructions.
|
|
|
|
///
|
|
|
|
/// For example, the following pseudo instruction
|
|
|
|
/// PseudoCVT_D32_W D2, A5
|
|
|
|
/// gets expanded into these two instructions:
|
|
|
|
/// MTC1 F4, A5
|
|
|
|
/// CVT_D32_W D2, F4
|
|
|
|
///
|
|
|
|
/// We do this expansion post-RA to avoid inserting a floating point copy
|
|
|
|
/// instruction between MTC1 and CVT_D32_W.
|
2013-05-16 19:48:37 +00:00
|
|
|
void expandCvtFPInt(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
|
2013-06-08 00:14:54 +00:00
|
|
|
unsigned CvtOpc, unsigned MovOpc, bool IsI64) const;
|
2013-05-16 19:57:23 +00:00
|
|
|
|
2013-05-13 17:43:19 +00:00
|
|
|
void expandExtractElementF64(MachineBasicBlock &MBB,
|
2013-08-20 23:47:25 +00:00
|
|
|
MachineBasicBlock::iterator I, bool FP64) const;
|
2013-05-13 17:43:19 +00:00
|
|
|
void expandBuildPairF64(MachineBasicBlock &MBB,
|
2013-08-20 23:47:25 +00:00
|
|
|
MachineBasicBlock::iterator I, bool FP64) const;
|
2013-05-13 17:43:19 +00:00
|
|
|
void expandEhReturn(MachineBasicBlock &MBB,
|
2013-01-30 00:26:49 +00:00
|
|
|
MachineBasicBlock::iterator I) const;
|
2012-07-31 21:49:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|