2011-07-06 22:02:34 +00:00
|
|
|
//===-- ARMMCTargetDesc.h - ARM Target Descriptions -------------*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file provides ARM specific target descriptions.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef ARMMCTARGETDESC_H
|
|
|
|
#define ARMMCTARGETDESC_H
|
|
|
|
|
2011-07-23 01:16:22 +00:00
|
|
|
#include "llvm/Support/DataTypes.h"
|
2011-07-07 00:08:19 +00:00
|
|
|
#include <string>
|
|
|
|
|
2011-07-06 22:02:34 +00:00
|
|
|
namespace llvm {
|
2011-07-25 23:24:55 +00:00
|
|
|
class MCAsmBackend;
|
2011-07-23 00:00:19 +00:00
|
|
|
class MCCodeEmitter;
|
|
|
|
class MCContext;
|
|
|
|
class MCInstrInfo;
|
|
|
|
class MCObjectWriter;
|
2012-05-15 17:35:52 +00:00
|
|
|
class MCRegisterInfo;
|
2011-07-08 01:53:10 +00:00
|
|
|
class MCSubtargetInfo;
|
2011-07-07 00:08:19 +00:00
|
|
|
class StringRef;
|
2011-07-23 00:00:19 +00:00
|
|
|
class Target;
|
|
|
|
class raw_ostream;
|
2011-07-06 22:02:34 +00:00
|
|
|
|
|
|
|
extern Target TheARMTarget, TheThumbTarget;
|
2011-07-07 00:08:19 +00:00
|
|
|
|
|
|
|
namespace ARM_MC {
|
2012-04-26 01:13:36 +00:00
|
|
|
std::string ParseARMTriple(StringRef TT, StringRef CPU);
|
2011-07-08 01:53:10 +00:00
|
|
|
|
|
|
|
/// createARMMCSubtargetInfo - Create a ARM MCSubtargetInfo instance.
|
|
|
|
/// This is exposed so Asm parser, etc. do not need to go through
|
|
|
|
/// TargetRegistry.
|
|
|
|
MCSubtargetInfo *createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
|
|
|
|
StringRef FS);
|
2011-07-07 00:08:19 +00:00
|
|
|
}
|
|
|
|
|
2011-07-23 00:00:19 +00:00
|
|
|
MCCodeEmitter *createARMMCCodeEmitter(const MCInstrInfo &MCII,
|
2012-05-15 17:35:52 +00:00
|
|
|
const MCRegisterInfo &MRI,
|
2011-07-23 00:00:19 +00:00
|
|
|
const MCSubtargetInfo &STI,
|
|
|
|
MCContext &Ctx);
|
|
|
|
|
2012-09-18 16:08:49 +00:00
|
|
|
MCAsmBackend *createARMAsmBackend(const Target &T, StringRef TT, StringRef CPU);
|
2011-07-23 00:00:19 +00:00
|
|
|
|
2011-12-22 00:37:50 +00:00
|
|
|
/// createARMELFObjectWriter - Construct an ELF Mach-O object writer.
|
|
|
|
MCObjectWriter *createARMELFObjectWriter(raw_ostream &OS,
|
|
|
|
uint8_t OSABI);
|
|
|
|
|
2011-07-23 00:00:19 +00:00
|
|
|
/// createARMMachObjectWriter - Construct an ARM Mach-O object writer.
|
|
|
|
MCObjectWriter *createARMMachObjectWriter(raw_ostream &OS,
|
|
|
|
bool Is64Bit,
|
|
|
|
uint32_t CPUType,
|
|
|
|
uint32_t CPUSubtype);
|
|
|
|
|
2011-07-06 22:02:34 +00:00
|
|
|
} // End llvm namespace
|
|
|
|
|
|
|
|
// Defines symbolic names for ARM registers. This defines a mapping from
|
|
|
|
// register name to register number.
|
|
|
|
//
|
|
|
|
#define GET_REGINFO_ENUM
|
|
|
|
#include "ARMGenRegisterInfo.inc"
|
|
|
|
|
|
|
|
// Defines symbolic names for the ARM instructions.
|
|
|
|
//
|
|
|
|
#define GET_INSTRINFO_ENUM
|
|
|
|
#include "ARMGenInstrInfo.inc"
|
|
|
|
|
2011-07-14 20:59:42 +00:00
|
|
|
#define GET_SUBTARGETINFO_ENUM
|
|
|
|
#include "ARMGenSubtargetInfo.inc"
|
|
|
|
|
2011-07-06 22:02:34 +00:00
|
|
|
#endif
|