2009-09-09 00:09:15 +00:00
|
|
|
; RUN: llc < %s -march=arm -mattr=+neon > %t
|
2009-06-22 23:27:02 +00:00
|
|
|
; RUN: grep {vrsqrte\\.u32} %t | count 2
|
|
|
|
; RUN: grep {vrsqrte\\.f32} %t | count 2
|
|
|
|
|
|
|
|
define <2 x i32> @vrsqrtei32(<2 x i32>* %A) nounwind {
|
|
|
|
%tmp1 = load <2 x i32>* %A
|
|
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vrsqrte.v2i32(<2 x i32> %tmp1)
|
|
|
|
ret <2 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @vrsqrteQi32(<4 x i32>* %A) nounwind {
|
|
|
|
%tmp1 = load <4 x i32>* %A
|
|
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vrsqrte.v4i32(<4 x i32> %tmp1)
|
|
|
|
ret <4 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x float> @vrsqrtef32(<2 x float>* %A) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
2009-08-11 05:39:44 +00:00
|
|
|
%tmp2 = call <2 x float> @llvm.arm.neon.vrsqrte.v2f32(<2 x float> %tmp1)
|
2009-06-22 23:27:02 +00:00
|
|
|
ret <2 x float> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x float> @vrsqrteQf32(<4 x float>* %A) nounwind {
|
|
|
|
%tmp1 = load <4 x float>* %A
|
2009-08-11 05:39:44 +00:00
|
|
|
%tmp2 = call <4 x float> @llvm.arm.neon.vrsqrte.v4f32(<4 x float> %tmp1)
|
2009-06-22 23:27:02 +00:00
|
|
|
ret <4 x float> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vrsqrte.v2i32(<2 x i32>) nounwind readnone
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vrsqrte.v4i32(<4 x i32>) nounwind readnone
|
|
|
|
|
2009-08-11 05:39:44 +00:00
|
|
|
declare <2 x float> @llvm.arm.neon.vrsqrte.v2f32(<2 x float>) nounwind readnone
|
|
|
|
declare <4 x float> @llvm.arm.neon.vrsqrte.v4f32(<4 x float>) nounwind readnone
|