2009-09-08 23:54:48 +00:00
|
|
|
; RUN: llc < %s -march=x86-64 | grep {movzbl %\[abcd\]h,} | count 4
|
|
|
|
; RUN: llc < %s -march=x86 > %t
|
Implement x86 h-register extract support.
- Add patterns for h-register extract, which avoids a shift and mask,
and in some cases a temporary register.
- Add address-mode matching for turning (X>>(8-n))&(255<<n), where
n is a valid address-mode scale value, into an h-register extract
and a scaled-offset address.
- Replace X86's MOV32to32_ and related instructions with the new
target-independent COPY_TO_SUBREG instruction.
On x86-64 there are complicated constraints on h registers, and
CodeGen doesn't currently provide a high-level way to express all of them,
so they are handled with a bunch of special code. This code currently only
supports extracts where the result is used by a zero-extend or a store,
though these are fairly common.
These transformations are not always beneficial; since there are only
4 h registers, they sometimes require extra move instructions, and
this sometimes increases register pressure because it can force out
values that would otherwise be in one of those registers. However,
this appears to be relatively uncommon.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@68962 91177308-0d34-0410-b5e6-96231b3b80d8
2009-04-13 16:09:41 +00:00
|
|
|
; RUN: grep {incb %ah} %t | count 3
|
|
|
|
; RUN: grep {movzbl %ah,} %t | count 3
|
|
|
|
|
|
|
|
; Use h registers. On x86-64, codegen doesn't support general allocation
|
|
|
|
; of h registers yet, due to x86 encoding complications.
|
|
|
|
|
|
|
|
define void @bar64(i64 inreg %x, i8* inreg %p) nounwind {
|
|
|
|
%t0 = lshr i64 %x, 8
|
|
|
|
%t1 = trunc i64 %t0 to i8
|
|
|
|
%t2 = add i8 %t1, 1
|
|
|
|
store i8 %t2, i8* %p
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
define void @bar32(i32 inreg %x, i8* inreg %p) nounwind {
|
|
|
|
%t0 = lshr i32 %x, 8
|
|
|
|
%t1 = trunc i32 %t0 to i8
|
|
|
|
%t2 = add i8 %t1, 1
|
|
|
|
store i8 %t2, i8* %p
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
define void @bar16(i16 inreg %x, i8* inreg %p) nounwind {
|
|
|
|
%t0 = lshr i16 %x, 8
|
|
|
|
%t1 = trunc i16 %t0 to i8
|
|
|
|
%t2 = add i8 %t1, 1
|
|
|
|
store i8 %t2, i8* %p
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
define i64 @qux64(i64 inreg %x) nounwind {
|
|
|
|
%t0 = lshr i64 %x, 8
|
|
|
|
%t1 = and i64 %t0, 255
|
|
|
|
ret i64 %t1
|
|
|
|
}
|
|
|
|
|
|
|
|
define i32 @qux32(i32 inreg %x) nounwind {
|
|
|
|
%t0 = lshr i32 %x, 8
|
|
|
|
%t1 = and i32 %t0, 255
|
|
|
|
ret i32 %t1
|
|
|
|
}
|
|
|
|
|
|
|
|
define i16 @qux16(i16 inreg %x) nounwind {
|
|
|
|
%t0 = lshr i16 %x, 8
|
|
|
|
ret i16 %t0
|
|
|
|
}
|