2015-01-06 18:00:21 +00:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=FUNC -check-prefix=SI %s
|
2015-01-27 17:27:15 +00:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=FUNC -check-prefix=SI %s
|
2013-07-12 18:14:56 +00:00
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fmul_f64:
|
2014-11-05 14:50:53 +00:00
|
|
|
; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
|
2013-07-12 18:14:56 +00:00
|
|
|
define void @fmul_f64(double addrspace(1)* %out, double addrspace(1)* %in1,
|
|
|
|
double addrspace(1)* %in2) {
|
2015-02-27 21:17:42 +00:00
|
|
|
%r0 = load double, double addrspace(1)* %in1
|
|
|
|
%r1 = load double, double addrspace(1)* %in2
|
2013-07-12 18:14:56 +00:00
|
|
|
%r2 = fmul double %r0, %r1
|
|
|
|
store double %r2, double addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
2014-09-15 17:04:54 +00:00
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fmul_v2f64:
|
2014-11-05 14:50:53 +00:00
|
|
|
; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
|
|
|
|
; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
|
2014-09-15 17:04:54 +00:00
|
|
|
define void @fmul_v2f64(<2 x double> addrspace(1)* %out, <2 x double> addrspace(1)* %in1,
|
|
|
|
<2 x double> addrspace(1)* %in2) {
|
2015-02-27 21:17:42 +00:00
|
|
|
%r0 = load <2 x double>, <2 x double> addrspace(1)* %in1
|
|
|
|
%r1 = load <2 x double>, <2 x double> addrspace(1)* %in2
|
2014-09-15 17:04:54 +00:00
|
|
|
%r2 = fmul <2 x double> %r0, %r1
|
|
|
|
store <2 x double> %r2, <2 x double> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fmul_v4f64:
|
2014-11-05 14:50:53 +00:00
|
|
|
; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
|
|
|
|
; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
|
|
|
|
; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
|
|
|
|
; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
|
2014-09-15 17:04:54 +00:00
|
|
|
define void @fmul_v4f64(<4 x double> addrspace(1)* %out, <4 x double> addrspace(1)* %in1,
|
|
|
|
<4 x double> addrspace(1)* %in2) {
|
2015-02-27 21:17:42 +00:00
|
|
|
%r0 = load <4 x double>, <4 x double> addrspace(1)* %in1
|
|
|
|
%r1 = load <4 x double>, <4 x double> addrspace(1)* %in2
|
2014-09-15 17:04:54 +00:00
|
|
|
%r2 = fmul <4 x double> %r0, %r1
|
|
|
|
store <4 x double> %r2, <4 x double> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|