2012-05-01 00:20:38 +00:00
|
|
|
target datalayout = "e-p:32:32:32-i1:8:32-i8:8:32-i16:16:32-i32:32:32-i64:32:64-f32:32:32-f64:32:64-v64:32:64-v128:32:128-a0:0:32-n32-S32"
|
|
|
|
target triple = "thumbv7-apple-ios0"
|
|
|
|
|
|
|
|
; RUN: opt -S -instcombine < %s | FileCheck %s
|
|
|
|
|
|
|
|
define <4 x i32> @mulByZero(<4 x i16> %x) nounwind readnone ssp {
|
|
|
|
entry:
|
|
|
|
%a = tail call <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16> %x, <4 x i16> zeroinitializer) nounwind
|
|
|
|
ret <4 x i32> %a
|
|
|
|
; CHECK: entry:
|
|
|
|
; CHECK-NEXT: ret <4 x i32> zeroinitializer
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @mulByOne(<4 x i16> %x) nounwind readnone ssp {
|
|
|
|
entry:
|
|
|
|
%a = tail call <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16> %x, <4 x i16> <i16 1, i16 1, i16 1, i16 1>) nounwind
|
|
|
|
ret <4 x i32> %a
|
|
|
|
; CHECK: entry:
|
|
|
|
; CHECK-NEXT: %a = sext <4 x i16> %x to <4 x i32>
|
|
|
|
; CHECK-NEXT: ret <4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @constantMul() nounwind readnone ssp {
|
|
|
|
entry:
|
|
|
|
%a = tail call <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16> <i16 3, i16 3, i16 3, i16 3>, <4 x i16> <i16 2, i16 2, i16 2, i16 2>) nounwind
|
|
|
|
ret <4 x i32> %a
|
|
|
|
; CHECK: entry:
|
|
|
|
; CHECK-NEXT: ret <4 x i32> <i32 6, i32 6, i32 6, i32 6>
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @constantMulS() nounwind readnone ssp {
|
|
|
|
entry:
|
|
|
|
%b = tail call <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16> <i16 -1, i16 -1, i16 -1, i16 -1>, <4 x i16> <i16 1, i16 1, i16 1, i16 1>) nounwind
|
|
|
|
ret <4 x i32> %b
|
|
|
|
; CHECK: entry:
|
|
|
|
; CHECK-NEXT: ret <4 x i32> <i32 -1, i32 -1, i32 -1, i32 -1>
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @constantMulU() nounwind readnone ssp {
|
|
|
|
entry:
|
|
|
|
%b = tail call <4 x i32> @llvm.arm.neon.vmullu.v4i32(<4 x i16> <i16 -1, i16 -1, i16 -1, i16 -1>, <4 x i16> <i16 1, i16 1, i16 1, i16 1>) nounwind
|
|
|
|
ret <4 x i32> %b
|
|
|
|
; CHECK: entry:
|
|
|
|
; CHECK-NEXT: ret <4 x i32> <i32 65535, i32 65535, i32 65535, i32 65535>
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @complex1(<4 x i16> %x) nounwind readnone ssp {
|
|
|
|
entry:
|
|
|
|
%a = tail call <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16> <i16 2, i16 2, i16 2, i16 2>, <4 x i16> %x) nounwind
|
|
|
|
%b = add <4 x i32> zeroinitializer, %a
|
|
|
|
ret <4 x i32> %b
|
|
|
|
; CHECK: entry:
|
2013-02-22 09:09:42 +00:00
|
|
|
; CHECK-NEXT: %a = tail call <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16> <i16 2, i16 2, i16 2, i16 2>, <4 x i16> %x) [[NUW:#[0-9]+]]
|
2012-05-01 00:20:38 +00:00
|
|
|
; CHECK-NEXT: ret <4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @complex2(<4 x i32> %x) nounwind readnone ssp {
|
|
|
|
entry:
|
|
|
|
%a = tail call <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16> <i16 3, i16 3, i16 3, i16 3>, <4 x i16> <i16 2, i16 2, i16 2, i16 2>) nounwind
|
|
|
|
%b = add <4 x i32> %x, %a
|
|
|
|
ret <4 x i32> %b
|
|
|
|
; CHECK: entry:
|
|
|
|
; CHECK-NEXT: %b = add <4 x i32> %x, <i32 6, i32 6, i32 6, i32 6>
|
|
|
|
; CHECK-NEXT: ret <4 x i32> %b
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vmulls.v4i32(<4 x i16>, <4 x i16>) nounwind readnone
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vmullu.v4i32(<4 x i16>, <4 x i16>) nounwind readnone
|
2013-02-22 09:09:42 +00:00
|
|
|
|
|
|
|
; CHECK: attributes #0 = { nounwind readnone ssp }
|
|
|
|
; CHECK: attributes #1 = { nounwind readnone }
|
|
|
|
; CHECK: attributes [[NUW]] = { nounwind }
|