2015-01-06 18:00:21 +00:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI %s
|
2014-06-19 01:19:19 +00:00
|
|
|
|
2014-10-21 22:20:55 +00:00
|
|
|
declare float @llvm.AMDGPU.div.fmas.f32(float, float, float, i1) nounwind readnone
|
|
|
|
declare double @llvm.AMDGPU.div.fmas.f64(double, double, double, i1) nounwind readnone
|
2014-06-19 01:19:19 +00:00
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; SI-LABEL: {{^}}test_div_fmas_f32:
|
2014-11-05 14:50:53 +00:00
|
|
|
; SI-DAG: s_load_dword [[SA:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xb
|
|
|
|
; SI-DAG: s_load_dword [[SC:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xd
|
|
|
|
; SI-DAG: s_load_dword [[SB:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xc
|
|
|
|
; SI-DAG: v_mov_b32_e32 [[VC:v[0-9]+]], [[SC]]
|
|
|
|
; SI-DAG: v_mov_b32_e32 [[VB:v[0-9]+]], [[SB]]
|
|
|
|
; SI: v_div_fmas_f32 [[RESULT:v[0-9]+]], [[SA]], [[VB]], [[VC]]
|
|
|
|
; SI: buffer_store_dword [[RESULT]],
|
|
|
|
; SI: s_endpgm
|
2014-10-21 22:20:55 +00:00
|
|
|
define void @test_div_fmas_f32(float addrspace(1)* %out, float %a, float %b, float %c, i1 %d) nounwind {
|
|
|
|
%result = call float @llvm.AMDGPU.div.fmas.f32(float %a, float %b, float %c, i1 %d) nounwind readnone
|
2014-06-19 01:19:19 +00:00
|
|
|
store float %result, float addrspace(1)* %out, align 4
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; SI-LABEL: {{^}}test_div_fmas_f64:
|
2014-11-05 14:50:53 +00:00
|
|
|
; SI: v_div_fmas_f64
|
2014-10-21 22:20:55 +00:00
|
|
|
define void @test_div_fmas_f64(double addrspace(1)* %out, double %a, double %b, double %c, i1 %d) nounwind {
|
|
|
|
%result = call double @llvm.AMDGPU.div.fmas.f64(double %a, double %b, double %c, i1 %d) nounwind readnone
|
2014-06-19 01:19:19 +00:00
|
|
|
store double %result, double addrspace(1)* %out, align 8
|
|
|
|
ret void
|
|
|
|
}
|