2015-02-15 06:20:51 +00:00
|
|
|
; RUN: llc < %s -mcpu=x86-64 -x86-experimental-vector-widening-legalization | FileCheck %s
|
2014-07-09 10:58:18 +00:00
|
|
|
|
|
|
|
target datalayout = "e-m:e-i64:64-f80:128-n8:16:32:64-S128"
|
|
|
|
target triple = "x86_64-unknown-unknown"
|
|
|
|
|
|
|
|
define <4 x i32> @zext_v4i8_to_v4i32(<4 x i8>* %ptr) {
|
|
|
|
; CHECK-LABEL: zext_v4i8_to_v4i32:
|
|
|
|
;
|
|
|
|
; CHECK: movd (%{{.*}}), %[[X:xmm[0-9]+]]
|
|
|
|
; CHECK-NEXT: pxor %[[Z:xmm[0-9]+]], %[[Z]]
|
|
|
|
; CHECK-NEXT: punpcklbw %[[Z]], %[[X]]
|
2014-09-19 20:00:32 +00:00
|
|
|
; CHECK-NEXT: punpcklwd %[[Z]], %[[X]]
|
2014-07-09 10:58:18 +00:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
|
2015-02-27 21:17:42 +00:00
|
|
|
%val = load <4 x i8>, <4 x i8>* %ptr
|
2014-07-09 10:58:18 +00:00
|
|
|
%ext = zext <4 x i8> %val to <4 x i32>
|
|
|
|
ret <4 x i32> %ext
|
|
|
|
}
|