2015-02-03 21:53:27 +00:00
|
|
|
; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s --check-prefix=R600
|
|
|
|
; RUN: llc < %s -march=amdgcn -mcpu=SI -verify-machineinstrs | FileCheck %s --check-prefix=SI
|
|
|
|
; RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s --check-prefix=SI
|
2013-08-01 15:23:42 +00:00
|
|
|
|
2015-02-03 21:53:27 +00:00
|
|
|
; R600: {{^}}build_vector2:
|
|
|
|
; R600: MOV
|
|
|
|
; R600: MOV
|
|
|
|
; R600-NOT: MOV
|
|
|
|
; SI: {{^}}build_vector2:
|
|
|
|
; SI-DAG: v_mov_b32_e32 v[[X:[0-9]]], 5
|
|
|
|
; SI-DAG: v_mov_b32_e32 v[[Y:[0-9]]], 6
|
|
|
|
; SI: buffer_store_dwordx2 v{{\[}}[[X]]:[[Y]]{{\]}}
|
2013-08-01 15:23:42 +00:00
|
|
|
define void @build_vector2 (<2 x i32> addrspace(1)* %out) {
|
|
|
|
entry:
|
|
|
|
store <2 x i32> <i32 5, i32 6>, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2015-02-03 21:53:27 +00:00
|
|
|
; R600: {{^}}build_vector4:
|
|
|
|
; R600: MOV
|
|
|
|
; R600: MOV
|
|
|
|
; R600: MOV
|
|
|
|
; R600: MOV
|
|
|
|
; R600-NOT: MOV
|
|
|
|
; SI: {{^}}build_vector4:
|
|
|
|
; SI-DAG: v_mov_b32_e32 v[[X:[0-9]]], 5
|
|
|
|
; SI-DAG: v_mov_b32_e32 v[[Y:[0-9]]], 6
|
|
|
|
; SI-DAG: v_mov_b32_e32 v[[Z:[0-9]]], 7
|
|
|
|
; SI-DAG: v_mov_b32_e32 v[[W:[0-9]]], 8
|
|
|
|
; SI: buffer_store_dwordx4 v{{\[}}[[X]]:[[W]]{{\]}}
|
2013-08-01 15:23:42 +00:00
|
|
|
define void @build_vector4 (<4 x i32> addrspace(1)* %out) {
|
|
|
|
entry:
|
|
|
|
store <4 x i32> <i32 5, i32 6, i32 7, i32 8>, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|