2010-01-04 20:53:54 +00:00
|
|
|
;; X's live range extends beyond the shift, so the register allocator
|
|
|
|
;; cannot coalesce it with Y. Because of this, a copy needs to be
|
|
|
|
;; emitted before the shift to save the register value before it is
|
|
|
|
;; clobbered. However, this copy is not needed if the register
|
|
|
|
;; allocator turns the shift into an LEA. This also occurs for ADD.
|
|
|
|
|
|
|
|
; Check that the shift gets turned into an LEA.
|
2012-02-01 23:20:51 +00:00
|
|
|
; RUN: llc < %s -mcpu=generic -mtriple=x86_64-apple-darwin | FileCheck %s
|
2010-01-04 20:53:54 +00:00
|
|
|
|
2011-02-10 02:20:55 +00:00
|
|
|
@G = external global i32
|
2010-01-04 20:53:54 +00:00
|
|
|
|
2011-02-10 02:20:55 +00:00
|
|
|
define i32 @test1(i32 %X) nounwind {
|
2013-07-13 20:38:47 +00:00
|
|
|
; CHECK-LABEL: test1:
|
2011-02-10 02:20:55 +00:00
|
|
|
; CHECK-NOT: mov
|
|
|
|
; CHECK: leal 1(%rdi)
|
|
|
|
%Z = add i32 %X, 1
|
2011-11-27 06:54:59 +00:00
|
|
|
store volatile i32 %Z, i32* @G
|
2010-01-04 20:53:54 +00:00
|
|
|
ret i32 %X
|
|
|
|
}
|
|
|
|
|
2011-02-10 02:20:55 +00:00
|
|
|
; rdar://8977508
|
|
|
|
; The second add should not be transformed to leal nor should it be
|
|
|
|
; commutted (which would require inserting a copy).
|
|
|
|
define i32 @test2(i32 inreg %a, i32 inreg %b, i32 %c, i32 %d) nounwind {
|
|
|
|
entry:
|
2013-07-13 20:38:47 +00:00
|
|
|
; CHECK-LABEL: test2:
|
2011-02-10 02:20:55 +00:00
|
|
|
; CHECK: leal
|
|
|
|
; CHECK-NOT: leal
|
|
|
|
; CHECK-NOT: mov
|
|
|
|
; CHECK-NEXT: addl
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
%add = add i32 %b, %a
|
|
|
|
%add3 = add i32 %add, %c
|
|
|
|
%add5 = add i32 %add3, %d
|
|
|
|
ret i32 %add5
|
2010-01-04 20:53:54 +00:00
|
|
|
}
|
2011-03-02 01:08:17 +00:00
|
|
|
|
|
|
|
; rdar://9002648
|
|
|
|
define i64 @test3(i64 %x) nounwind readnone ssp {
|
|
|
|
entry:
|
2013-07-13 20:38:47 +00:00
|
|
|
; CHECK-LABEL: test3:
|
2011-03-02 01:08:17 +00:00
|
|
|
; CHECK: leaq (%rdi,%rdi), %rax
|
|
|
|
; CHECK-NOT: addq
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
%0 = shl i64 %x, 1
|
|
|
|
ret i64 %0
|
|
|
|
}
|