2009-10-19 20:21:05 +00:00
|
|
|
//===-- ARMMCInstLower.cpp - Convert ARM MachineInstr to an MCInst --------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file contains code to lower ARM MachineInstrs to their corresponding
|
|
|
|
// MCInst records.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-11-14 20:31:06 +00:00
|
|
|
#include "ARM.h"
|
2010-12-01 03:45:07 +00:00
|
|
|
#include "ARMAsmPrinter.h"
|
2014-03-22 23:51:00 +00:00
|
|
|
#include "MCTargetDesc/ARMBaseInfo.h"
|
2011-07-20 23:34:39 +00:00
|
|
|
#include "MCTargetDesc/ARMMCExpr.h"
|
2009-10-20 00:52:47 +00:00
|
|
|
#include "llvm/CodeGen/MachineBasicBlock.h"
|
2013-01-02 11:36:10 +00:00
|
|
|
#include "llvm/IR/Constants.h"
|
2014-01-07 21:19:40 +00:00
|
|
|
#include "llvm/IR/Mangler.h"
|
add jump tables, constant pools and some trivial global
lowering stuff. We can now compile hello world to:
_main:
stm ,
mov r7, sp
sub sp, sp, #4
mov r0, #0
str r0,
ldr r0,
bl _printf
ldr r0,
mov sp, r7
ldm ,
Almost looks like arm code :)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@84542 91177308-0d34-0410-b5e6-96231b3b80d8
2009-10-19 21:53:00 +00:00
|
|
|
#include "llvm/MC/MCExpr.h"
|
2009-10-19 20:21:05 +00:00
|
|
|
#include "llvm/MC/MCInst.h"
|
|
|
|
using namespace llvm;
|
|
|
|
|
2010-11-14 20:58:38 +00:00
|
|
|
|
2011-07-08 17:40:42 +00:00
|
|
|
MCOperand ARMAsmPrinter::GetSymbolRef(const MachineOperand &MO,
|
|
|
|
const MCSymbol *Symbol) {
|
2010-11-14 20:40:08 +00:00
|
|
|
const MCExpr *Expr;
|
2013-11-25 16:24:52 +00:00
|
|
|
unsigned Option = MO.getTargetFlags() & ARMII::MO_OPTION_MASK;
|
|
|
|
switch (Option) {
|
2011-01-13 07:58:56 +00:00
|
|
|
default: {
|
2011-07-08 17:40:42 +00:00
|
|
|
Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_None,
|
|
|
|
OutContext);
|
2013-11-25 16:24:52 +00:00
|
|
|
switch (Option) {
|
2012-02-07 02:50:20 +00:00
|
|
|
default: llvm_unreachable("Unknown target flag on symbol operand");
|
2011-01-13 07:58:56 +00:00
|
|
|
case 0:
|
|
|
|
break;
|
|
|
|
case ARMII::MO_LO16:
|
2011-07-08 17:40:42 +00:00
|
|
|
Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_None,
|
|
|
|
OutContext);
|
|
|
|
Expr = ARMMCExpr::CreateLower16(Expr, OutContext);
|
2011-01-13 07:58:56 +00:00
|
|
|
break;
|
|
|
|
case ARMII::MO_HI16:
|
2011-07-08 17:40:42 +00:00
|
|
|
Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_None,
|
|
|
|
OutContext);
|
|
|
|
Expr = ARMMCExpr::CreateUpper16(Expr, OutContext);
|
2011-01-13 07:58:56 +00:00
|
|
|
break;
|
|
|
|
}
|
2010-09-22 23:27:36 +00:00
|
|
|
break;
|
2011-01-13 07:58:56 +00:00
|
|
|
}
|
|
|
|
|
2010-09-22 23:27:36 +00:00
|
|
|
case ARMII::MO_PLT:
|
2013-12-04 22:43:20 +00:00
|
|
|
Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_PLT,
|
2011-07-08 17:40:42 +00:00
|
|
|
OutContext);
|
2010-09-22 23:27:36 +00:00
|
|
|
break;
|
2009-10-20 00:56:16 +00:00
|
|
|
}
|
2010-11-30 23:29:24 +00:00
|
|
|
|
2010-09-17 18:25:25 +00:00
|
|
|
if (!MO.isJTI() && MO.getOffset())
|
|
|
|
Expr = MCBinaryExpr::CreateAdd(Expr,
|
2011-07-08 17:40:42 +00:00
|
|
|
MCConstantExpr::Create(MO.getOffset(),
|
|
|
|
OutContext),
|
|
|
|
OutContext);
|
2010-09-17 18:25:25 +00:00
|
|
|
return MCOperand::CreateExpr(Expr);
|
2010-11-30 23:29:24 +00:00
|
|
|
|
2010-09-17 18:25:25 +00:00
|
|
|
}
|
|
|
|
|
2011-07-08 17:40:42 +00:00
|
|
|
bool ARMAsmPrinter::lowerOperand(const MachineOperand &MO,
|
|
|
|
MCOperand &MCOp) {
|
|
|
|
switch (MO.getType()) {
|
2012-02-07 02:50:20 +00:00
|
|
|
default: llvm_unreachable("unknown operand type");
|
2011-07-08 17:40:42 +00:00
|
|
|
case MachineOperand::MO_Register:
|
|
|
|
// Ignore all non-CPSR implicit register operands.
|
|
|
|
if (MO.isImplicit() && MO.getReg() != ARM::CPSR)
|
|
|
|
return false;
|
|
|
|
assert(!MO.getSubReg() && "Subregs should be eliminated!");
|
|
|
|
MCOp = MCOperand::CreateReg(MO.getReg());
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_Immediate:
|
|
|
|
MCOp = MCOperand::CreateImm(MO.getImm());
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_MachineBasicBlock:
|
|
|
|
MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
|
|
|
|
MO.getMBB()->getSymbol(), OutContext));
|
|
|
|
break;
|
2013-11-25 16:24:52 +00:00
|
|
|
case MachineOperand::MO_GlobalAddress: {
|
|
|
|
MCOp = GetSymbolRef(MO,
|
|
|
|
GetARMGVSymbol(MO.getGlobal(), MO.getTargetFlags()));
|
2011-07-08 17:40:42 +00:00
|
|
|
break;
|
2013-11-25 16:24:52 +00:00
|
|
|
}
|
2011-07-08 17:40:42 +00:00
|
|
|
case MachineOperand::MO_ExternalSymbol:
|
|
|
|
MCOp = GetSymbolRef(MO,
|
|
|
|
GetExternalSymbolSymbol(MO.getSymbolName()));
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_JumpTableIndex:
|
|
|
|
MCOp = GetSymbolRef(MO, GetJTISymbol(MO.getIndex()));
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_ConstantPoolIndex:
|
|
|
|
MCOp = GetSymbolRef(MO, GetCPISymbol(MO.getIndex()));
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_BlockAddress:
|
|
|
|
MCOp = GetSymbolRef(MO, GetBlockAddressSymbol(MO.getBlockAddress()));
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_FPImmediate: {
|
|
|
|
APFloat Val = MO.getFPImm()->getValueAPF();
|
|
|
|
bool ignored;
|
|
|
|
Val.convert(APFloat::IEEEdouble, APFloat::rmTowardZero, &ignored);
|
|
|
|
MCOp = MCOperand::CreateFPImm(Val.convertToDouble());
|
|
|
|
break;
|
|
|
|
}
|
2012-01-18 23:52:19 +00:00
|
|
|
case MachineOperand::MO_RegisterMask:
|
|
|
|
// Ignore call clobbers.
|
|
|
|
return false;
|
2011-07-08 17:40:42 +00:00
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-11-14 21:00:02 +00:00
|
|
|
void llvm::LowerARMMachineInstrToMCInst(const MachineInstr *MI, MCInst &OutMI,
|
2010-12-01 03:45:07 +00:00
|
|
|
ARMAsmPrinter &AP) {
|
2009-10-19 20:21:05 +00:00
|
|
|
OutMI.setOpcode(MI->getOpcode());
|
2010-09-13 18:25:42 +00:00
|
|
|
|
2009-10-19 20:21:05 +00:00
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
const MachineOperand &MO = MI->getOperand(i);
|
2010-09-13 18:25:42 +00:00
|
|
|
|
2009-10-19 20:21:05 +00:00
|
|
|
MCOperand MCOp;
|
2011-07-08 17:40:42 +00:00
|
|
|
if (AP.lowerOperand(MO, MCOp))
|
|
|
|
OutMI.addOperand(MCOp);
|
2009-10-19 20:21:05 +00:00
|
|
|
}
|
|
|
|
}
|