2013-12-25 23:43:39 +00:00
|
|
|
//===-- SparcInstPrinter.cpp - Convert Sparc MCInst to assembly syntax -----==//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This class prints an Sparc MCInst to a .s file.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "SparcInstPrinter.h"
|
2014-01-07 11:48:04 +00:00
|
|
|
#include "Sparc.h"
|
2013-12-25 23:43:39 +00:00
|
|
|
#include "llvm/MC/MCExpr.h"
|
|
|
|
#include "llvm/MC/MCInst.h"
|
TableGen: fix operand counting for aliases
TableGen has a fairly dubious heuristic to decide whether an alias should be
printed: does the alias have lest operands than the real instruction. This is
bad enough (particularly with no way to override it), but it should at least be
calculated consistently for both strings.
This patch implements that logic: first get the *correct* string for the
variant, in the same way as the Matcher, without guessing; then count the
number of whitespace chars.
There are basically 4 changes this brings about after the previous
commits; all of these appear to be good, so I have changed the tests:
+ ARM64: we print "neg X, Y" instead of "sub X, xzr, Y".
+ ARM64: we skip implicit "uxtx" and "uxtw" modifiers.
+ Sparc: we print "mov A, B" instead of "or %g0, A, B".
+ Sparc: we print "fcmpX A, B" instead of "fcmpX %fcc0, A, B"
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@208969 91177308-0d34-0410-b5e6-96231b3b80d8
2014-05-16 09:42:04 +00:00
|
|
|
#include "llvm/MC/MCRegisterInfo.h"
|
2013-12-25 23:43:39 +00:00
|
|
|
#include "llvm/MC/MCSymbol.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
using namespace llvm;
|
|
|
|
|
2014-04-22 02:41:26 +00:00
|
|
|
#define DEBUG_TYPE "asm-printer"
|
|
|
|
|
2014-03-01 01:04:26 +00:00
|
|
|
// The generated AsmMatcher SparcGenAsmWriter uses "Sparc" as the target
|
|
|
|
// namespace. But SPARC backend uses "SP" as its namespace.
|
|
|
|
namespace llvm {
|
|
|
|
namespace Sparc {
|
|
|
|
using namespace SP;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-12-25 23:43:39 +00:00
|
|
|
#define GET_INSTRUCTION_NAME
|
2014-01-10 01:48:17 +00:00
|
|
|
#define PRINT_ALIAS_INSTR
|
2013-12-26 01:49:59 +00:00
|
|
|
#include "SparcGenAsmWriter.inc"
|
2013-12-25 23:43:39 +00:00
|
|
|
|
2014-03-02 03:39:39 +00:00
|
|
|
bool SparcInstPrinter::isV9() const {
|
|
|
|
return (STI.getFeatureBits() & Sparc::FeatureV9) != 0;
|
|
|
|
}
|
|
|
|
|
2013-12-25 23:43:39 +00:00
|
|
|
void SparcInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const
|
|
|
|
{
|
|
|
|
OS << '%' << StringRef(getRegisterName(RegNo)).lower();
|
|
|
|
}
|
|
|
|
|
|
|
|
void SparcInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
|
|
|
|
StringRef Annot)
|
|
|
|
{
|
2014-01-10 01:48:17 +00:00
|
|
|
if (!printAliasInstr(MI, O) && !printSparcAliasInstr(MI, O))
|
|
|
|
printInstruction(MI, O);
|
2013-12-25 23:43:39 +00:00
|
|
|
printAnnotation(O, Annot);
|
|
|
|
}
|
|
|
|
|
2014-01-10 01:48:17 +00:00
|
|
|
bool SparcInstPrinter::printSparcAliasInstr(const MCInst *MI, raw_ostream &O)
|
|
|
|
{
|
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
default: return false;
|
|
|
|
case SP::JMPLrr:
|
|
|
|
case SP::JMPLri: {
|
|
|
|
if (MI->getNumOperands() != 3)
|
|
|
|
return false;
|
|
|
|
if (!MI->getOperand(0).isReg())
|
|
|
|
return false;
|
|
|
|
switch (MI->getOperand(0).getReg()) {
|
|
|
|
default: return false;
|
2014-03-02 21:17:44 +00:00
|
|
|
case SP::G0: // jmp $addr | ret | retl
|
|
|
|
if (MI->getOperand(2).isImm() &&
|
|
|
|
MI->getOperand(2).getImm() == 8) {
|
|
|
|
switch(MI->getOperand(1).getReg()) {
|
|
|
|
default: break;
|
|
|
|
case SP::I7: O << "\tret"; return true;
|
|
|
|
case SP::O7: O << "\tretl"; return true;
|
|
|
|
}
|
|
|
|
}
|
2014-01-10 01:48:17 +00:00
|
|
|
O << "\tjmp "; printMemOperand(MI, 1, O);
|
|
|
|
return true;
|
|
|
|
case SP::O7: // call $addr
|
|
|
|
O << "\tcall "; printMemOperand(MI, 1, O);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
2014-03-02 19:56:19 +00:00
|
|
|
case SP::V9FCMPS: case SP::V9FCMPD: case SP::V9FCMPQ:
|
|
|
|
case SP::V9FCMPES: case SP::V9FCMPED: case SP::V9FCMPEQ: {
|
2014-03-02 03:39:39 +00:00
|
|
|
if (isV9()
|
|
|
|
|| (MI->getNumOperands() != 3)
|
|
|
|
|| (!MI->getOperand(0).isReg())
|
|
|
|
|| (MI->getOperand(0).getReg() != SP::FCC0))
|
|
|
|
return false;
|
|
|
|
// if V8, skip printing %fcc0.
|
|
|
|
switch(MI->getOpcode()) {
|
|
|
|
default:
|
2014-03-02 19:56:19 +00:00
|
|
|
case SP::V9FCMPS: O << "\tfcmps "; break;
|
|
|
|
case SP::V9FCMPD: O << "\tfcmpd "; break;
|
|
|
|
case SP::V9FCMPQ: O << "\tfcmpq "; break;
|
|
|
|
case SP::V9FCMPES: O << "\tfcmpes "; break;
|
|
|
|
case SP::V9FCMPED: O << "\tfcmped "; break;
|
|
|
|
case SP::V9FCMPEQ: O << "\tfcmpeq "; break;
|
2014-03-02 03:39:39 +00:00
|
|
|
}
|
|
|
|
printOperand(MI, 1, O);
|
|
|
|
O << ", ";
|
|
|
|
printOperand(MI, 2, O);
|
|
|
|
return true;
|
|
|
|
}
|
2014-01-10 01:48:17 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-12-25 23:43:39 +00:00
|
|
|
void SparcInstPrinter::printOperand(const MCInst *MI, int opNum,
|
|
|
|
raw_ostream &O)
|
|
|
|
{
|
|
|
|
const MCOperand &MO = MI->getOperand (opNum);
|
|
|
|
|
|
|
|
if (MO.isReg()) {
|
|
|
|
printRegName(O, MO.getReg());
|
|
|
|
return ;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (MO.isImm()) {
|
|
|
|
O << (int)MO.getImm();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
assert(MO.isExpr() && "Unknown operand kind in printOperand");
|
|
|
|
MO.getExpr()->print(O);
|
|
|
|
}
|
|
|
|
|
|
|
|
void SparcInstPrinter::printMemOperand(const MCInst *MI, int opNum,
|
|
|
|
raw_ostream &O, const char *Modifier)
|
|
|
|
{
|
|
|
|
printOperand(MI, opNum, O);
|
|
|
|
|
|
|
|
// If this is an ADD operand, emit it like normal operands.
|
|
|
|
if (Modifier && !strcmp(Modifier, "arith")) {
|
|
|
|
O << ", ";
|
|
|
|
printOperand(MI, opNum+1, O);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
const MCOperand &MO = MI->getOperand(opNum+1);
|
|
|
|
|
|
|
|
if (MO.isReg() && MO.getReg() == SP::G0)
|
|
|
|
return; // don't print "+%g0"
|
|
|
|
if (MO.isImm() && MO.getImm() == 0)
|
|
|
|
return; // don't print "+0"
|
|
|
|
|
|
|
|
O << "+";
|
|
|
|
|
|
|
|
printOperand(MI, opNum+1, O);
|
|
|
|
}
|
|
|
|
|
|
|
|
void SparcInstPrinter::printCCOperand(const MCInst *MI, int opNum,
|
|
|
|
raw_ostream &O)
|
|
|
|
{
|
|
|
|
int CC = (int)MI->getOperand(opNum).getImm();
|
2014-01-08 06:14:52 +00:00
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
default: break;
|
|
|
|
case SP::FBCOND:
|
2014-03-01 20:08:48 +00:00
|
|
|
case SP::FBCONDA:
|
2014-03-01 22:03:07 +00:00
|
|
|
case SP::BPFCC:
|
|
|
|
case SP::BPFCCA:
|
|
|
|
case SP::BPFCCNT:
|
|
|
|
case SP::BPFCCANT:
|
2014-03-02 06:28:15 +00:00
|
|
|
case SP::MOVFCCrr: case SP::V9MOVFCCrr:
|
|
|
|
case SP::MOVFCCri: case SP::V9MOVFCCri:
|
|
|
|
case SP::FMOVS_FCC: case SP::V9FMOVS_FCC:
|
|
|
|
case SP::FMOVD_FCC: case SP::V9FMOVD_FCC:
|
|
|
|
case SP::FMOVQ_FCC: case SP::V9FMOVQ_FCC:
|
|
|
|
// Make sure CC is a fp conditional flag.
|
2014-01-08 06:14:52 +00:00
|
|
|
CC = (CC < 16) ? (CC + 16) : CC;
|
|
|
|
break;
|
|
|
|
}
|
2013-12-25 23:43:39 +00:00
|
|
|
O << SPARCCondCodeToString((SPCC::CondCodes)CC);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool SparcInstPrinter::printGetPCX(const MCInst *MI, unsigned opNum,
|
|
|
|
raw_ostream &O)
|
|
|
|
{
|
2014-06-19 06:10:58 +00:00
|
|
|
llvm_unreachable("FIXME: Implement SparcInstPrinter::printGetPCX.");
|
2013-12-25 23:43:39 +00:00
|
|
|
return true;
|
|
|
|
}
|