diff --git a/test/CodeGen/Mips/msa/3r-a.ll b/test/CodeGen/Mips/msa/3r-a.ll index 76e760089df..0ad02a05c98 100644 --- a/test/CodeGen/Mips/msa/3r-a.ll +++ b/test/CodeGen/Mips/msa/3r-a.ll @@ -24,10 +24,13 @@ entry: declare <16 x i8> @llvm.mips.add.a.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_add_a_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: add_a.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_add_a_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_add_a_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: add_a.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_add_a_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_add_a_b_test ; @llvm_mips_add_a_h_ARG1 = global <8 x i16> , align 16 @@ -46,10 +49,13 @@ entry: declare <8 x i16> @llvm.mips.add.a.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_add_a_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: add_a.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_add_a_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_add_a_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: add_a.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_add_a_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_add_a_h_test ; @llvm_mips_add_a_w_ARG1 = global <4 x i32> , align 16 @@ -68,10 +74,13 @@ entry: declare <4 x i32> @llvm.mips.add.a.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_add_a_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: add_a.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_add_a_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_add_a_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: add_a.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_add_a_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_add_a_w_test ; @llvm_mips_add_a_d_ARG1 = global <2 x i64> , align 16 @@ -90,10 +99,13 @@ entry: declare <2 x i64> @llvm.mips.add.a.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_add_a_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: add_a.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_add_a_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_add_a_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: add_a.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_add_a_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_add_a_d_test ; @llvm_mips_adds_a_b_ARG1 = global <16 x i8> , align 16 @@ -112,10 +124,13 @@ entry: declare <16 x i8> @llvm.mips.adds.a.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_adds_a_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: adds_a.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_a_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_a_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_a.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_a_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_a_b_test ; @llvm_mips_adds_a_h_ARG1 = global <8 x i16> , align 16 @@ -134,10 +149,13 @@ entry: declare <8 x i16> @llvm.mips.adds.a.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_adds_a_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: adds_a.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_a_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_a_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_a.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_a_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_a_h_test ; @llvm_mips_adds_a_w_ARG1 = global <4 x i32> , align 16 @@ -156,10 +174,13 @@ entry: declare <4 x i32> @llvm.mips.adds.a.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_adds_a_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: adds_a.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_a_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_a_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_a.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_a_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_a_w_test ; @llvm_mips_adds_a_d_ARG1 = global <2 x i64> , align 16 @@ -178,10 +199,13 @@ entry: declare <2 x i64> @llvm.mips.adds.a.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_adds_a_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: adds_a.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_a_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_a_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_a.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_a_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_a_d_test ; @llvm_mips_adds_s_b_ARG1 = global <16 x i8> , align 16 @@ -200,10 +224,13 @@ entry: declare <16 x i8> @llvm.mips.adds.s.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_adds_s_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: adds_s.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_s_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_s_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_s.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_s_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_s_b_test ; @llvm_mips_adds_s_h_ARG1 = global <8 x i16> , align 16 @@ -222,10 +249,13 @@ entry: declare <8 x i16> @llvm.mips.adds.s.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_adds_s_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: adds_s.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_s_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_s_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_s.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_s_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_s_h_test ; @llvm_mips_adds_s_w_ARG1 = global <4 x i32> , align 16 @@ -244,10 +274,13 @@ entry: declare <4 x i32> @llvm.mips.adds.s.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_adds_s_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: adds_s.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_s_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_s_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_s.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_s_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_s_w_test ; @llvm_mips_adds_s_d_ARG1 = global <2 x i64> , align 16 @@ -266,10 +299,13 @@ entry: declare <2 x i64> @llvm.mips.adds.s.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_adds_s_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: adds_s.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_s_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_s_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_s.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_s_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_s_d_test ; @llvm_mips_adds_u_b_ARG1 = global <16 x i8> , align 16 @@ -288,10 +324,13 @@ entry: declare <16 x i8> @llvm.mips.adds.u.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_adds_u_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: adds_u.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_u_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_u_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_u.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_u_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_u_b_test ; @llvm_mips_adds_u_h_ARG1 = global <8 x i16> , align 16 @@ -310,10 +349,13 @@ entry: declare <8 x i16> @llvm.mips.adds.u.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_adds_u_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: adds_u.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_u_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_u_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_u.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_u_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_u_h_test ; @llvm_mips_adds_u_w_ARG1 = global <4 x i32> , align 16 @@ -332,10 +374,13 @@ entry: declare <4 x i32> @llvm.mips.adds.u.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_adds_u_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: adds_u.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_u_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_u_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_u.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_u_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_u_w_test ; @llvm_mips_adds_u_d_ARG1 = global <2 x i64> , align 16 @@ -354,10 +399,13 @@ entry: declare <2 x i64> @llvm.mips.adds.u.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_adds_u_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: adds_u.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_adds_u_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_adds_u_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: adds_u.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_adds_u_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_adds_u_d_test ; @llvm_mips_addv_b_ARG1 = global <16 x i8> , align 16 @@ -376,10 +424,13 @@ entry: declare <16 x i8> @llvm.mips.addv.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_addv_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: addv.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_addv_b_test ; @llvm_mips_addv_h_ARG1 = global <8 x i16> , align 16 @@ -398,10 +449,13 @@ entry: declare <8 x i16> @llvm.mips.addv.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_addv_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: addv.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_addv_h_test ; @llvm_mips_addv_w_ARG1 = global <4 x i32> , align 16 @@ -420,10 +474,13 @@ entry: declare <4 x i32> @llvm.mips.addv.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_addv_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: addv.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_addv_w_test ; @llvm_mips_addv_d_ARG1 = global <2 x i64> , align 16 @@ -442,10 +499,13 @@ entry: declare <2 x i64> @llvm.mips.addv.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_addv_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: addv.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_addv_d_test ; @@ -459,10 +519,13 @@ entry: } ; CHECK: addv_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: addv.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size addv_b_test ; @@ -476,10 +539,13 @@ entry: } ; CHECK: addv_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: addv.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size addv_h_test ; @@ -493,10 +559,13 @@ entry: } ; CHECK: addv_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: addv.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size addv_w_test ; @@ -510,10 +579,13 @@ entry: } ; CHECK: addv_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: addv.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_addv_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_addv_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: addv.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_addv_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size addv_d_test ; @llvm_mips_asub_s_b_ARG1 = global <16 x i8> , align 16 @@ -532,10 +604,13 @@ entry: declare <16 x i8> @llvm.mips.asub.s.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_asub_s_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: asub_s.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_s_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_s_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_s.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_s_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_s_b_test ; @llvm_mips_asub_s_h_ARG1 = global <8 x i16> , align 16 @@ -554,10 +629,13 @@ entry: declare <8 x i16> @llvm.mips.asub.s.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_asub_s_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: asub_s.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_s_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_s_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_s.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_s_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_s_h_test ; @llvm_mips_asub_s_w_ARG1 = global <4 x i32> , align 16 @@ -576,10 +654,13 @@ entry: declare <4 x i32> @llvm.mips.asub.s.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_asub_s_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: asub_s.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_s_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_s_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_s.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_s_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_s_w_test ; @llvm_mips_asub_s_d_ARG1 = global <2 x i64> , align 16 @@ -598,10 +679,13 @@ entry: declare <2 x i64> @llvm.mips.asub.s.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_asub_s_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: asub_s.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_s_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_s_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_s.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_s_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_s_d_test ; @llvm_mips_asub_u_b_ARG1 = global <16 x i8> , align 16 @@ -620,10 +704,13 @@ entry: declare <16 x i8> @llvm.mips.asub.u.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_asub_u_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: asub_u.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_u_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_u_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_u.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_u_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_u_b_test ; @llvm_mips_asub_u_h_ARG1 = global <8 x i16> , align 16 @@ -642,10 +729,13 @@ entry: declare <8 x i16> @llvm.mips.asub.u.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_asub_u_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: asub_u.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_u_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_u_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_u.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_u_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_u_h_test ; @llvm_mips_asub_u_w_ARG1 = global <4 x i32> , align 16 @@ -664,10 +754,13 @@ entry: declare <4 x i32> @llvm.mips.asub.u.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_asub_u_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: asub_u.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_u_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_u_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_u.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_u_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_u_w_test ; @llvm_mips_asub_u_d_ARG1 = global <2 x i64> , align 16 @@ -686,10 +779,13 @@ entry: declare <2 x i64> @llvm.mips.asub.u.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_asub_u_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: asub_u.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_asub_u_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_asub_u_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: asub_u.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_asub_u_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_asub_u_d_test ; @llvm_mips_ave_s_b_ARG1 = global <16 x i8> , align 16 @@ -708,10 +804,13 @@ entry: declare <16 x i8> @llvm.mips.ave.s.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_ave_s_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: ave_s.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_s_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_s_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_s.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_s_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_s_b_test ; @llvm_mips_ave_s_h_ARG1 = global <8 x i16> , align 16 @@ -730,10 +829,13 @@ entry: declare <8 x i16> @llvm.mips.ave.s.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_ave_s_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: ave_s.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_s_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_s_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_s.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_s_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_s_h_test ; @llvm_mips_ave_s_w_ARG1 = global <4 x i32> , align 16 @@ -752,10 +854,13 @@ entry: declare <4 x i32> @llvm.mips.ave.s.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_ave_s_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: ave_s.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_s_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_s_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_s.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_s_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_s_w_test ; @llvm_mips_ave_s_d_ARG1 = global <2 x i64> , align 16 @@ -774,10 +879,13 @@ entry: declare <2 x i64> @llvm.mips.ave.s.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_ave_s_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: ave_s.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_s_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_s_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_s.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_s_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_s_d_test ; @llvm_mips_ave_u_b_ARG1 = global <16 x i8> , align 16 @@ -796,10 +904,13 @@ entry: declare <16 x i8> @llvm.mips.ave.u.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_ave_u_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: ave_u.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_u_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_u_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_u.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_u_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_u_b_test ; @llvm_mips_ave_u_h_ARG1 = global <8 x i16> , align 16 @@ -818,10 +929,13 @@ entry: declare <8 x i16> @llvm.mips.ave.u.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_ave_u_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: ave_u.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_u_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_u_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_u.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_u_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_u_h_test ; @llvm_mips_ave_u_w_ARG1 = global <4 x i32> , align 16 @@ -840,10 +954,13 @@ entry: declare <4 x i32> @llvm.mips.ave.u.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_ave_u_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: ave_u.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_u_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_u_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_u.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_u_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_u_w_test ; @llvm_mips_ave_u_d_ARG1 = global <2 x i64> , align 16 @@ -862,10 +979,13 @@ entry: declare <2 x i64> @llvm.mips.ave.u.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_ave_u_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: ave_u.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_ave_u_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_ave_u_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: ave_u.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_ave_u_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_ave_u_d_test ; @llvm_mips_aver_s_b_ARG1 = global <16 x i8> , align 16 @@ -884,10 +1004,13 @@ entry: declare <16 x i8> @llvm.mips.aver.s.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_aver_s_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: aver_s.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_s_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_s_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_s.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_s_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_s_b_test ; @llvm_mips_aver_s_h_ARG1 = global <8 x i16> , align 16 @@ -906,10 +1029,13 @@ entry: declare <8 x i16> @llvm.mips.aver.s.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_aver_s_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: aver_s.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_s_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_s_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_s.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_s_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_s_h_test ; @llvm_mips_aver_s_w_ARG1 = global <4 x i32> , align 16 @@ -928,10 +1054,13 @@ entry: declare <4 x i32> @llvm.mips.aver.s.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_aver_s_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: aver_s.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_s_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_s_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_s.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_s_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_s_w_test ; @llvm_mips_aver_s_d_ARG1 = global <2 x i64> , align 16 @@ -950,10 +1079,13 @@ entry: declare <2 x i64> @llvm.mips.aver.s.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_aver_s_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: aver_s.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_s_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_s_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_s.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_s_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_s_d_test ; @llvm_mips_aver_u_b_ARG1 = global <16 x i8> , align 16 @@ -972,10 +1104,13 @@ entry: declare <16 x i8> @llvm.mips.aver.u.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_aver_u_b_test: -; CHECK: ld.b -; CHECK: ld.b -; CHECK: aver_u.b -; CHECK: st.b +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_u_b_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_u_b_ARG2) +; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_u.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_u_b_RES) +; CHECK-DAG: st.b [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_u_b_test ; @llvm_mips_aver_u_h_ARG1 = global <8 x i16> , align 16 @@ -994,10 +1129,13 @@ entry: declare <8 x i16> @llvm.mips.aver.u.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_aver_u_h_test: -; CHECK: ld.h -; CHECK: ld.h -; CHECK: aver_u.h -; CHECK: st.h +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_u_h_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_u_h_ARG2) +; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_u.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_u_h_RES) +; CHECK-DAG: st.h [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_u_h_test ; @llvm_mips_aver_u_w_ARG1 = global <4 x i32> , align 16 @@ -1016,10 +1154,13 @@ entry: declare <4 x i32> @llvm.mips.aver.u.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_aver_u_w_test: -; CHECK: ld.w -; CHECK: ld.w -; CHECK: aver_u.w -; CHECK: st.w +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_u_w_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_u_w_ARG2) +; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_u.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_u_w_RES) +; CHECK-DAG: st.w [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_u_w_test ; @llvm_mips_aver_u_d_ARG1 = global <2 x i64> , align 16 @@ -1038,9 +1179,12 @@ entry: declare <2 x i64> @llvm.mips.aver.u.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_aver_u_d_test: -; CHECK: ld.d -; CHECK: ld.d -; CHECK: aver_u.d -; CHECK: st.d +; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_aver_u_d_ARG1) +; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_aver_u_d_ARG2) +; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) +; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) +; CHECK-DAG: aver_u.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] +; CHECK-DAG: lw [[R3:\$[0-9]+]], %got(llvm_mips_aver_u_d_RES) +; CHECK-DAG: st.d [[WD]], 0([[R3]]) ; CHECK: .size llvm_mips_aver_u_d_test ;