mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-01-18 13:34:04 +00:00
[FastISel][AArch64] Allow handling of vectors during return lowering for little endian machines.
Allow handling of vectors during return lowering at least for little endian machines. This was restricted in r208200 to fix it for big endian machines (according to the comment), but it also disabled it for little endian too. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@217846 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
d8629f313e
commit
488f228a4f
@ -2871,11 +2871,14 @@ bool AArch64FastISel::selectRet(const Instruction *I) {
|
||||
const Value *RV = Ret->getOperand(0);
|
||||
|
||||
// Don't bother handling odd stuff for now.
|
||||
if (VA.getLocInfo() != CCValAssign::Full)
|
||||
if ((VA.getLocInfo() != CCValAssign::Full) &&
|
||||
(VA.getLocInfo() != CCValAssign::BCvt))
|
||||
return false;
|
||||
|
||||
// Only handle register returns for now.
|
||||
if (!VA.isRegLoc())
|
||||
return false;
|
||||
|
||||
unsigned Reg = getRegForValue(RV);
|
||||
if (Reg == 0)
|
||||
return false;
|
||||
@ -2891,12 +2894,14 @@ bool AArch64FastISel::selectRet(const Instruction *I) {
|
||||
return false;
|
||||
|
||||
// Vectors (of > 1 lane) in big endian need tricky handling.
|
||||
if (RVEVT.isVector() && RVEVT.getVectorNumElements() > 1)
|
||||
if (RVEVT.isVector() && RVEVT.getVectorNumElements() > 1 &&
|
||||
!Subtarget->isLittleEndian())
|
||||
return false;
|
||||
|
||||
MVT RVVT = RVEVT.getSimpleVT();
|
||||
if (RVVT == MVT::f128)
|
||||
return false;
|
||||
|
||||
MVT DestVT = VA.getValVT();
|
||||
// Special handling for extended integers.
|
||||
if (RVVT != DestVT) {
|
||||
|
Loading…
x
Reference in New Issue
Block a user