mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-13 04:30:23 +00:00
MachineInstrBuilderize ARM.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@170795 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
28d53a26cc
commit
b9efafe54d
@ -464,8 +464,9 @@ PredicateInstruction(MachineInstr *MI,
|
||||
unsigned Opc = MI->getOpcode();
|
||||
if (isUncondBranchOpcode(Opc)) {
|
||||
MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
|
||||
MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
|
||||
MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
|
||||
MachineInstrBuilder(*MI->getParent()->getParent(), MI)
|
||||
.addImm(Pred[0].getImm())
|
||||
.addReg(Pred[1].getReg());
|
||||
return true;
|
||||
}
|
||||
|
||||
@ -1717,7 +1718,7 @@ MachineInstr *ARMBaseInstrInfo::optimizeSelect(MachineInstr *MI,
|
||||
// same register as operand 0.
|
||||
MachineOperand FalseReg = MI->getOperand(Invert ? 2 : 1);
|
||||
FalseReg.setImplicit();
|
||||
NewMI->addOperand(FalseReg);
|
||||
NewMI.addOperand(FalseReg);
|
||||
NewMI->tieOperands(0, NewMI->getNumOperands() - 1);
|
||||
|
||||
// The caller will erase MI, but not DefMI.
|
||||
|
Loading…
Reference in New Issue
Block a user