mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-02-21 06:30:16 +00:00
R600: Change UDIV/UREM to UDIVREM when legalizing types
When legalizing ops, with UDIV/UREM set to expand, they automatically expand to UDIVREM (if legal or custom). We need to do this manually for legalize types. v2: SI should be set to Expand because the type is legal, and it is automatically lowered to UDIVREM if UDIVREM is Legal/Custom R600 should set to UDIV/UREM to Custom because it needs to lower them during type legalization Patch by: Jan Vesely Signed-off-by: Jan Vesely <jan.vesely@rutgers.edu> Reviewed-by: Tom Stellard <thomas.stellard@amd.com> git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@207587 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
78fc9c53e5
commit
dbe7f8723a
@ -203,6 +203,7 @@ AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM) :
|
|||||||
|
|
||||||
setOperationAction(ISD::UDIV, MVT::i32, Expand);
|
setOperationAction(ISD::UDIV, MVT::i32, Expand);
|
||||||
setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
|
setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
|
||||||
|
setOperationAction(ISD::UDIVREM, MVT::i64, Custom);
|
||||||
setOperationAction(ISD::UREM, MVT::i32, Expand);
|
setOperationAction(ISD::UREM, MVT::i32, Expand);
|
||||||
setOperationAction(ISD::VSELECT, MVT::v2f32, Expand);
|
setOperationAction(ISD::VSELECT, MVT::v2f32, Expand);
|
||||||
setOperationAction(ISD::VSELECT, MVT::v4f32, Expand);
|
setOperationAction(ISD::VSELECT, MVT::v4f32, Expand);
|
||||||
@ -408,7 +409,24 @@ void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
|
|||||||
// ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
|
// ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
|
||||||
// nothing here and let the illegal result integer be handled normally.
|
// nothing here and let the illegal result integer be handled normally.
|
||||||
return;
|
return;
|
||||||
|
case ISD::UDIV: {
|
||||||
|
SDValue Op = SDValue(N, 0);
|
||||||
|
SDLoc DL(Op);
|
||||||
|
EVT VT = Op.getValueType();
|
||||||
|
SDValue UDIVREM = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT),
|
||||||
|
N->getOperand(0), N->getOperand(1));
|
||||||
|
Results.push_back(UDIVREM);
|
||||||
|
break;
|
||||||
|
}
|
||||||
|
case ISD::UREM: {
|
||||||
|
SDValue Op = SDValue(N, 0);
|
||||||
|
SDLoc DL(Op);
|
||||||
|
EVT VT = Op.getValueType();
|
||||||
|
SDValue UDIVREM = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT),
|
||||||
|
N->getOperand(0), N->getOperand(1));
|
||||||
|
Results.push_back(UDIVREM.getValue(1));
|
||||||
|
break;
|
||||||
|
}
|
||||||
default:
|
default:
|
||||||
return;
|
return;
|
||||||
}
|
}
|
||||||
|
@ -141,6 +141,11 @@ R600TargetLowering::R600TargetLowering(TargetMachine &TM) :
|
|||||||
setTargetDAGCombine(ISD::SELECT_CC);
|
setTargetDAGCombine(ISD::SELECT_CC);
|
||||||
setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
|
setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
|
||||||
|
|
||||||
|
// These should be replaced by UDVIREM, but it does not happen automatically
|
||||||
|
// during Type Legalization
|
||||||
|
setOperationAction(ISD::UDIV, MVT::i64, Custom);
|
||||||
|
setOperationAction(ISD::UREM, MVT::i64, Custom);
|
||||||
|
|
||||||
setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
|
setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
|
||||||
|
|
||||||
setBooleanContents(ZeroOrNegativeOneBooleanContent);
|
setBooleanContents(ZeroOrNegativeOneBooleanContent);
|
||||||
|
@ -169,6 +169,10 @@ SITargetLowering::SITargetLowering(TargetMachine &TM) :
|
|||||||
setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
|
setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
|
||||||
setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
|
setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
|
||||||
|
|
||||||
|
// These should use UDIVREM, so set them to expand
|
||||||
|
setOperationAction(ISD::UDIV, MVT::i64, Expand);
|
||||||
|
setOperationAction(ISD::UREM, MVT::i64, Expand);
|
||||||
|
|
||||||
// We only support LOAD/STORE and vector manipulation ops for vectors
|
// We only support LOAD/STORE and vector manipulation ops for vectors
|
||||||
// with > 4 elements.
|
// with > 4 elements.
|
||||||
MVT VecTypes[] = {
|
MVT VecTypes[] = {
|
||||||
|
Loading…
x
Reference in New Issue
Block a user