mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-12 13:30:51 +00:00
[NVPTX] declare no vector registers
Summary: Without this patch, LoopVectorizer in certain cases (see loop-vectorize.ll) produces code with complex control flow which hurts later optimizations. Since NVPTX doesn't have vector registers in LLVM's sense (NVPTXTTI::getRegisterBitWidth(true) == 32), we for now declare no vector registers to effectively disable loop vectorization. Reviewers: jholewinski Subscribers: jingyue, llvm-commits, jholewinski Differential Revision: http://reviews.llvm.org/D11089 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@241884 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
b4eeb6bca5
commit
dde12814c7
@ -117,3 +117,9 @@ unsigned NVPTXTTIImpl::getArithmeticInstrCost(
|
||||
Opd1PropInfo, Opd2PropInfo);
|
||||
}
|
||||
}
|
||||
|
||||
unsigned NVPTXTTIImpl::getNumberOfRegisters(bool Vector) {
|
||||
if (Vector)
|
||||
return 0;
|
||||
return BaseT::getNumberOfRegisters(Vector);
|
||||
}
|
||||
|
@ -58,6 +58,8 @@ public:
|
||||
TTI::OperandValueKind Opd2Info = TTI::OK_AnyValue,
|
||||
TTI::OperandValueProperties Opd1PropInfo = TTI::OP_None,
|
||||
TTI::OperandValueProperties Opd2PropInfo = TTI::OP_None);
|
||||
|
||||
unsigned getNumberOfRegisters(bool Vector);
|
||||
};
|
||||
|
||||
} // end namespace llvm
|
||||
|
39
test/CodeGen/NVPTX/loop-vectorize.ll
Normal file
39
test/CodeGen/NVPTX/loop-vectorize.ll
Normal file
@ -0,0 +1,39 @@
|
||||
; RUN: opt < %s -O3 -S | FileCheck %s
|
||||
|
||||
target datalayout = "e-i64:64-v16:16-v32:32-n16:32:64"
|
||||
target triple = "nvptx64-nvidia-cuda"
|
||||
|
||||
define void @no_vectorization(i32 %n, i32 %a, i32 %b) {
|
||||
; CHECK-LABEL: no_vectorization(
|
||||
; CHECK-NOT: <4 x i32>
|
||||
; CHECK-NOT: <4 x i1>
|
||||
entry:
|
||||
%cmp.5 = icmp sgt i32 %n, 0
|
||||
br i1 %cmp.5, label %for.body.preheader, label %for.cond.cleanup
|
||||
|
||||
for.body.preheader: ; preds = %entry
|
||||
br label %for.body
|
||||
|
||||
for.cond.cleanup.loopexit: ; preds = %for.body
|
||||
br label %for.cond.cleanup
|
||||
|
||||
for.cond.cleanup: ; preds = %for.cond.cleanup.loopexit, %entry
|
||||
ret void
|
||||
|
||||
for.body: ; preds = %for.body.preheader, %for.body
|
||||
%i.06 = phi i32 [ %inc, %for.body ], [ 0, %for.body.preheader ]
|
||||
%add = add nsw i32 %i.06, %a
|
||||
%mul = mul nsw i32 %add, %b
|
||||
%cmp1 = icmp sgt i32 %mul, -1
|
||||
tail call void @llvm.assume(i1 %cmp1)
|
||||
%inc = add nuw nsw i32 %i.06, 1
|
||||
%exitcond = icmp eq i32 %inc, %n
|
||||
br i1 %exitcond, label %for.cond.cleanup.loopexit, label %for.body
|
||||
}
|
||||
|
||||
declare void @llvm.assume(i1) #0
|
||||
|
||||
attributes #0 = { nounwind }
|
||||
|
||||
!nvvm.annotations = !{!0}
|
||||
!0 = !{void (i32, i32, i32)* @no_vectorization, !"kernel", i32 1}
|
Loading…
Reference in New Issue
Block a user