mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-13 20:32:21 +00:00
Remove some more patterns by custom lowering intrinsics to target specific nodes.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@149052 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
29bb00b3c5
commit
e566cd0f4d
@ -9358,6 +9358,15 @@ X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const
|
|||||||
case Intrinsic::x86_avx2_psign_d:
|
case Intrinsic::x86_avx2_psign_d:
|
||||||
return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
|
return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
|
||||||
Op.getOperand(1), Op.getOperand(2));
|
Op.getOperand(1), Op.getOperand(2));
|
||||||
|
case Intrinsic::x86_sse41_insertps:
|
||||||
|
return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
|
||||||
|
Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
|
||||||
|
case Intrinsic::x86_avx_vperm2f128_ps_256:
|
||||||
|
case Intrinsic::x86_avx_vperm2f128_pd_256:
|
||||||
|
case Intrinsic::x86_avx_vperm2f128_si_256:
|
||||||
|
case Intrinsic::x86_avx2_vperm2i128:
|
||||||
|
return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
|
||||||
|
Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
|
||||||
|
|
||||||
// ptest and testp intrinsics. The intrinsic these come from are designed to
|
// ptest and testp intrinsics. The intrinsic these come from are designed to
|
||||||
// return an integer value, not just an instruction so lower it to the ptest
|
// return an integer value, not just an instruction so lower it to the ptest
|
||||||
|
@ -5860,13 +5860,6 @@ let ExeDomain = SSEPackedSingle in {
|
|||||||
defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
|
defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
|
||||||
}
|
}
|
||||||
|
|
||||||
def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
|
|
||||||
(VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
|
|
||||||
Requires<[HasAVX]>;
|
|
||||||
def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
|
|
||||||
(INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
|
|
||||||
Requires<[HasSSE41]>;
|
|
||||||
|
|
||||||
//===----------------------------------------------------------------------===//
|
//===----------------------------------------------------------------------===//
|
||||||
// SSE4.1 - Round Instructions
|
// SSE4.1 - Round Instructions
|
||||||
//===----------------------------------------------------------------------===//
|
//===----------------------------------------------------------------------===//
|
||||||
@ -7179,19 +7172,8 @@ def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
|
|||||||
}
|
}
|
||||||
|
|
||||||
let Predicates = [HasAVX] in {
|
let Predicates = [HasAVX] in {
|
||||||
def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
|
|
||||||
(VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
|
|
||||||
def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
|
|
||||||
(VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
|
|
||||||
def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
|
def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
|
||||||
(VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
|
(VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
|
||||||
|
|
||||||
def : Pat<(int_x86_avx_vperm2f128_ps_256
|
|
||||||
VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
|
|
||||||
(VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
|
|
||||||
def : Pat<(int_x86_avx_vperm2f128_pd_256
|
|
||||||
VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
|
|
||||||
(VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
|
|
||||||
def : Pat<(int_x86_avx_vperm2f128_si_256
|
def : Pat<(int_x86_avx_vperm2f128_si_256
|
||||||
VR256:$src1, (bc_v8i32 (memopv4i64 addr:$src2)), imm:$src3),
|
VR256:$src1, (bc_v8i32 (memopv4i64 addr:$src2)), imm:$src3),
|
||||||
(VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
|
(VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
|
||||||
@ -7398,19 +7380,17 @@ defm VPERMPD : avx2_perm_imm<0x01, "vpermpd", memopv4f64, int_x86_avx2_permpd>,
|
|||||||
//===----------------------------------------------------------------------===//
|
//===----------------------------------------------------------------------===//
|
||||||
// VPERM2I128 - Permute Floating-Point Values in 128-bit chunks
|
// VPERM2I128 - Permute Floating-Point Values in 128-bit chunks
|
||||||
//
|
//
|
||||||
|
let neverHasSideEffects = 1 in {
|
||||||
def VPERM2I128rr : AVX2AIi8<0x46, MRMSrcReg, (outs VR256:$dst),
|
def VPERM2I128rr : AVX2AIi8<0x46, MRMSrcReg, (outs VR256:$dst),
|
||||||
(ins VR256:$src1, VR256:$src2, i8imm:$src3),
|
(ins VR256:$src1, VR256:$src2, i8imm:$src3),
|
||||||
"vperm2i128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
|
"vperm2i128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
|
||||||
[(set VR256:$dst,
|
[]>, VEX_4V;
|
||||||
(int_x86_avx2_vperm2i128 VR256:$src1, VR256:$src2, imm:$src3))]>,
|
let mayLoad = 1 in
|
||||||
VEX_4V;
|
|
||||||
def VPERM2I128rm : AVX2AIi8<0x46, MRMSrcMem, (outs VR256:$dst),
|
def VPERM2I128rm : AVX2AIi8<0x46, MRMSrcMem, (outs VR256:$dst),
|
||||||
(ins VR256:$src1, f256mem:$src2, i8imm:$src3),
|
(ins VR256:$src1, f256mem:$src2, i8imm:$src3),
|
||||||
"vperm2i128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
|
"vperm2i128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
|
||||||
[(set VR256:$dst,
|
[]>, VEX_4V;
|
||||||
(int_x86_avx2_vperm2i128 VR256:$src1, (memopv4i64 addr:$src2),
|
}
|
||||||
imm:$src3))]>,
|
|
||||||
VEX_4V;
|
|
||||||
|
|
||||||
let Predicates = [HasAVX2] in {
|
let Predicates = [HasAVX2] in {
|
||||||
def : Pat<(v8i32 (X86VPerm2x128 VR256:$src1, VR256:$src2, (i8 imm:$imm))),
|
def : Pat<(v8i32 (X86VPerm2x128 VR256:$src1, VR256:$src2, (i8 imm:$imm))),
|
||||||
|
Loading…
Reference in New Issue
Block a user