From f6edf4dcf0907427f5e07012b0fe51e43fb09c45 Mon Sep 17 00:00:00 2001 From: Chris Lattner Date: Sat, 11 Nov 2006 00:08:42 +0000 Subject: [PATCH] ppc64 doesn't have lwau, don't attempt to form it. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@31656 91177308-0d34-0410-b5e6-96231b3b80d8 --- lib/Target/PowerPC/PPCISelLowering.cpp | 12 +++++++++--- 1 file changed, 9 insertions(+), 3 deletions(-) diff --git a/lib/Target/PowerPC/PPCISelLowering.cpp b/lib/Target/PowerPC/PPCISelLowering.cpp index 7eb6bec28f9..35cf10a4c0f 100644 --- a/lib/Target/PowerPC/PPCISelLowering.cpp +++ b/lib/Target/PowerPC/PPCISelLowering.cpp @@ -876,9 +876,6 @@ bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base, SDOperand Ptr; if (LoadSDNode *LD = dyn_cast(N)) { Ptr = LD->getBasePtr(); - - // FIXME: PPC has no LWAU! - } else if (StoreSDNode *ST = dyn_cast(N)) { ST = ST; //Ptr = ST->getBasePtr(); @@ -891,6 +888,15 @@ bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base, // TODO: Handle reg+reg. if (!SelectAddressRegImm(Ptr, Offset, Base, DAG)) return false; + + // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of + // sext i32 to i64 when addr mode is r+i. + if (LoadSDNode *LD = dyn_cast(N)) { + if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 && + LD->getExtensionType() == ISD::SEXTLOAD && + isa(Offset)) + return false; + } AM = ISD::PRE_INC; return true;