mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-06-23 17:24:48 +00:00
Remove the VMOVQQ pseudo instruction.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@138177 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
@ -666,24 +666,24 @@ void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
|
|||||||
Opc = ARM::VMOVD;
|
Opc = ARM::VMOVD;
|
||||||
else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
|
else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
|
||||||
Opc = ARM::VORRq;
|
Opc = ARM::VORRq;
|
||||||
else if (ARM::QQPRRegClass.contains(DestReg, SrcReg))
|
|
||||||
Opc = ARM::VMOVQQ;
|
|
||||||
|
|
||||||
if (Opc) {
|
if (Opc) {
|
||||||
MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
|
MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
|
||||||
MIB.addReg(SrcReg, getKillRegState(KillSrc));
|
MIB.addReg(SrcReg, getKillRegState(KillSrc));
|
||||||
if (Opc == ARM::VORRq)
|
if (Opc == ARM::VORRq)
|
||||||
MIB.addReg(SrcReg, getKillRegState(KillSrc));
|
MIB.addReg(SrcReg, getKillRegState(KillSrc));
|
||||||
if (Opc != ARM::VMOVQQ)
|
AddDefaultPred(MIB);
|
||||||
AddDefaultPred(MIB);
|
|
||||||
return;
|
return;
|
||||||
}
|
}
|
||||||
|
|
||||||
// Expand the MOVQQQQ pseudo instruction in place.
|
// Generate instructions for VMOVQQ and VMOVQQQQ pseudos in place.
|
||||||
if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) {
|
if (ARM::QQPRRegClass.contains(DestReg, SrcReg) ||
|
||||||
|
ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) {
|
||||||
const TargetRegisterInfo *TRI = &getRegisterInfo();
|
const TargetRegisterInfo *TRI = &getRegisterInfo();
|
||||||
assert(ARM::qsub_0 + 3 == ARM::qsub_3 && "Expected contiguous enum.");
|
assert(ARM::qsub_0 + 3 == ARM::qsub_3 && "Expected contiguous enum.");
|
||||||
for (unsigned i = ARM::qsub_0, e = ARM::qsub_3 + 1; i != e; ++i) {
|
unsigned EndSubReg = ARM::QQPRRegClass.contains(DestReg, SrcReg) ?
|
||||||
|
ARM::qsub_1 : ARM::qsub_3;
|
||||||
|
for (unsigned i = ARM::qsub_0, e = EndSubReg + 1; i != e; ++i) {
|
||||||
unsigned Dst = TRI->getSubReg(DestReg, i);
|
unsigned Dst = TRI->getSubReg(DestReg, i);
|
||||||
unsigned Src = TRI->getSubReg(SrcReg, i);
|
unsigned Src = TRI->getSubReg(SrcReg, i);
|
||||||
MachineInstrBuilder Mov =
|
MachineInstrBuilder Mov =
|
||||||
@ -691,7 +691,7 @@ void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
|
|||||||
.addReg(Dst, RegState::Define)
|
.addReg(Dst, RegState::Define)
|
||||||
.addReg(Src, getKillRegState(KillSrc))
|
.addReg(Src, getKillRegState(KillSrc))
|
||||||
.addReg(Src, getKillRegState(KillSrc)));
|
.addReg(Src, getKillRegState(KillSrc)));
|
||||||
if (i == ARM::qsub_3) {
|
if (i == EndSubReg) {
|
||||||
Mov->addRegisterDefined(DestReg, TRI);
|
Mov->addRegisterDefined(DestReg, TRI);
|
||||||
if (KillSrc)
|
if (KillSrc)
|
||||||
Mov->addRegisterKilled(SrcReg, TRI);
|
Mov->addRegisterKilled(SrcReg, TRI);
|
||||||
|
@ -970,34 +970,6 @@ bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
|
|||||||
ExpandMOV32BitImm(MBB, MBBI);
|
ExpandMOV32BitImm(MBB, MBBI);
|
||||||
return true;
|
return true;
|
||||||
|
|
||||||
case ARM::VMOVQQ: {
|
|
||||||
unsigned DstReg = MI.getOperand(0).getReg();
|
|
||||||
bool DstIsDead = MI.getOperand(0).isDead();
|
|
||||||
unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
|
|
||||||
unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
|
|
||||||
unsigned SrcReg = MI.getOperand(1).getReg();
|
|
||||||
bool SrcIsKill = MI.getOperand(1).isKill();
|
|
||||||
unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
|
|
||||||
unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
|
|
||||||
MachineInstrBuilder Even =
|
|
||||||
AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
|
|
||||||
TII->get(ARM::VORRq))
|
|
||||||
.addReg(EvenDst,
|
|
||||||
RegState::Define | getDeadRegState(DstIsDead))
|
|
||||||
.addReg(EvenSrc, getKillRegState(SrcIsKill))
|
|
||||||
.addReg(EvenSrc, getKillRegState(SrcIsKill)));
|
|
||||||
MachineInstrBuilder Odd =
|
|
||||||
AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
|
|
||||||
TII->get(ARM::VORRq))
|
|
||||||
.addReg(OddDst,
|
|
||||||
RegState::Define | getDeadRegState(DstIsDead))
|
|
||||||
.addReg(OddSrc, getKillRegState(SrcIsKill))
|
|
||||||
.addReg(OddSrc, getKillRegState(SrcIsKill)));
|
|
||||||
TransferImpOps(MI, Even, Odd);
|
|
||||||
MI.eraseFromParent();
|
|
||||||
return true;
|
|
||||||
}
|
|
||||||
|
|
||||||
case ARM::VLDMQIA: {
|
case ARM::VLDMQIA: {
|
||||||
unsigned NewOpc = ARM::VLDMDIA;
|
unsigned NewOpc = ARM::VLDMDIA;
|
||||||
MachineInstrBuilder MIB =
|
MachineInstrBuilder MIB =
|
||||||
|
@ -4285,14 +4285,6 @@ def : InstAlias<"vmov${p} $Vd, $Vm",
|
|||||||
def : InstAlias<"vmov${p} $Vd, $Vm",
|
def : InstAlias<"vmov${p} $Vd, $Vm",
|
||||||
(VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
|
(VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
|
||||||
|
|
||||||
let neverHasSideEffects = 1 in {
|
|
||||||
// Pseudo vector move instructions for QQ and QQQQ registers. This should
|
|
||||||
// be expanded after register allocation is completed.
|
|
||||||
def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
|
|
||||||
NoItinerary, []>;
|
|
||||||
|
|
||||||
} // neverHasSideEffects
|
|
||||||
|
|
||||||
// VMOV : Vector Move (Immediate)
|
// VMOV : Vector Move (Immediate)
|
||||||
|
|
||||||
let isReMaterializable = 1 in {
|
let isReMaterializable = 1 in {
|
||||||
|
Reference in New Issue
Block a user