mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-13 04:30:23 +00:00
7b837d8c75
This adds a second implementation of the AArch64 architecture to LLVM, accessible in parallel via the "arm64" triple. The plan over the coming weeks & months is to merge the two into a single backend, during which time thorough code review should naturally occur. Everything will be easier with the target in-tree though, hence this commit. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@205090 91177308-0d34-0410-b5e6-96231b3b80d8
75 lines
2.2 KiB
LLVM
75 lines
2.2 KiB
LLVM
; RUN: llc -march=arm64 -arm64-neon-syntax=apple < %s | FileCheck %s
|
|
|
|
define signext i8 @test_vminv_s8(<8 x i8> %a1) {
|
|
; CHECK: test_vminv_s8
|
|
; CHECK: sminv.8b b[[REGNUM:[0-9]+]], v0
|
|
; CHECK-NEXT: smov.b w0, v[[REGNUM]][0]
|
|
; CHECK-NEXT: ret
|
|
entry:
|
|
%vminv.i = tail call i32 @llvm.arm64.neon.sminv.i32.v8i8(<8 x i8> %a1)
|
|
%0 = trunc i32 %vminv.i to i8
|
|
ret i8 %0
|
|
}
|
|
|
|
define signext i16 @test_vminv_s16(<4 x i16> %a1) {
|
|
; CHECK: test_vminv_s16
|
|
; CHECK: sminv.4h h[[REGNUM:[0-9]+]], v0
|
|
; CHECK-NEXT: smov.h w0, v[[REGNUM]][0]
|
|
; CHECK-NEXT: ret
|
|
entry:
|
|
%vminv.i = tail call i32 @llvm.arm64.neon.sminv.i32.v4i16(<4 x i16> %a1)
|
|
%0 = trunc i32 %vminv.i to i16
|
|
ret i16 %0
|
|
}
|
|
|
|
define i32 @test_vminv_s32(<2 x i32> %a1) {
|
|
; CHECK: test_vminv_s32
|
|
; 2 x i32 is not supported by the ISA, thus, this is a special case
|
|
; CHECK: sminp.2s v[[REGNUM:[0-9]+]], v0, v0
|
|
; CHECK-NEXT: fmov w0, s[[REGNUM]]
|
|
; CHECK-NEXT: ret
|
|
entry:
|
|
%vminv.i = tail call i32 @llvm.arm64.neon.sminv.i32.v2i32(<2 x i32> %a1)
|
|
ret i32 %vminv.i
|
|
}
|
|
|
|
define signext i8 @test_vminvq_s8(<16 x i8> %a1) {
|
|
; CHECK: test_vminvq_s8
|
|
; CHECK: sminv.16b b[[REGNUM:[0-9]+]], v0
|
|
; CHECK-NEXT: smov.b w0, v[[REGNUM]][0]
|
|
; CHECK-NEXT: ret
|
|
entry:
|
|
%vminv.i = tail call i32 @llvm.arm64.neon.sminv.i32.v16i8(<16 x i8> %a1)
|
|
%0 = trunc i32 %vminv.i to i8
|
|
ret i8 %0
|
|
}
|
|
|
|
define signext i16 @test_vminvq_s16(<8 x i16> %a1) {
|
|
; CHECK: test_vminvq_s16
|
|
; CHECK: sminv.8h h[[REGNUM:[0-9]+]], v0
|
|
; CHECK-NEXT: smov.h w0, v[[REGNUM]][0]
|
|
; CHECK-NEXT: ret
|
|
entry:
|
|
%vminv.i = tail call i32 @llvm.arm64.neon.sminv.i32.v8i16(<8 x i16> %a1)
|
|
%0 = trunc i32 %vminv.i to i16
|
|
ret i16 %0
|
|
}
|
|
|
|
define i32 @test_vminvq_s32(<4 x i32> %a1) {
|
|
; CHECK: test_vminvq_s32
|
|
; CHECK: sminv.4s [[REGNUM:s[0-9]+]], v0
|
|
; CHECK-NEXT: fmov w0, [[REGNUM]]
|
|
; CHECK-NEXT: ret
|
|
entry:
|
|
%vminv.i = tail call i32 @llvm.arm64.neon.sminv.i32.v4i32(<4 x i32> %a1)
|
|
ret i32 %vminv.i
|
|
}
|
|
|
|
declare i32 @llvm.arm64.neon.sminv.i32.v4i32(<4 x i32>)
|
|
declare i32 @llvm.arm64.neon.sminv.i32.v8i16(<8 x i16>)
|
|
declare i32 @llvm.arm64.neon.sminv.i32.v16i8(<16 x i8>)
|
|
declare i32 @llvm.arm64.neon.sminv.i32.v2i32(<2 x i32>)
|
|
declare i32 @llvm.arm64.neon.sminv.i32.v4i16(<4 x i16>)
|
|
declare i32 @llvm.arm64.neon.sminv.i32.v8i8(<8 x i8>)
|
|
|