mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-29 10:32:47 +00:00
3aa035fa0c
Implement encoder methods getJumpTargetOpValue and getBranchTargetOpValue for jmptarget and brtarget Mips tablegen operand types in the code emitter for old-style JIT. Rename the pc relative relocation for branches - new name is Mips::reloc_mips_pc16. Patch by Sasa Stankovic git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@147382 91177308-0d34-0410-b5e6-96231b3b80d8
42 lines
1.3 KiB
C++
42 lines
1.3 KiB
C++
//===- MipsRelocations.h - Mips Code Relocations ---------------*- C++ -*-===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===---------------------------------------------------------------------===//
|
|
//
|
|
// This file defines the Mips target-specific relocation types
|
|
// (for relocation-model=static).
|
|
//
|
|
//===---------------------------------------------------------------------===//
|
|
|
|
#ifndef MIPSRELOCATIONS_H_
|
|
#define MIPSRELOCATIONS_H_
|
|
|
|
#include "llvm/CodeGen/MachineRelocation.h"
|
|
|
|
namespace llvm {
|
|
namespace Mips{
|
|
enum RelocationType {
|
|
// reloc_mips_pc16 - pc relative relocation for branches. The lower 18
|
|
// bits of the difference between the branch target and the branch
|
|
// instruction, shifted right by 2.
|
|
reloc_mips_pc16 = 1,
|
|
|
|
// reloc_mips_hi - upper 16 bits of the address (modified by +1 if the
|
|
// lower 16 bits of the address is negative).
|
|
reloc_mips_hi = 2,
|
|
|
|
// reloc_mips_lo - lower 16 bits of the address.
|
|
reloc_mips_lo = 3,
|
|
|
|
// reloc_mips_26 - lower 28 bits of the address, shifted right by 2.
|
|
reloc_mips_26 = 4
|
|
};
|
|
}
|
|
}
|
|
|
|
#endif /* MIPSRELOCATIONS_H_ */
|