mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-15 20:29:48 +00:00
c0b0c677a1
Only implemented for R600 so far. SI is missing implementations of a few callbacks used by the Indirect Addressing pass and needs code to handle frame indices. At the moment R600 only supports array sizes of 16 dwords or less. Register packing of vector types is currently disabled, which means that a vec4 is stored in T0_X, T1_X, T2_X, T3_X, rather than T0_XYZW. In order to correctly pack registers in all cases, we will need to implement an analysis pass for R600 that determines the correct vector width for each array. v2: - Add support for i8 zext load from stack. - Coding style fixes v3: - Don't reserve registers for indirect addressing when it isn't being used. - Fix bug caused by LLVM limiting the number of SubRegIndex declarations. v4: - Fix 64-bit defines git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@174525 91177308-0d34-0410-b5e6-96231b3b80d8
71 lines
2.3 KiB
C++
71 lines
2.3 KiB
C++
//===-- AMDGPUTargetMachine.h - AMDGPU TargetMachine Interface --*- C++ -*-===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
/// \file
|
|
/// \brief The AMDGPU TargetMachine interface definition for hw codgen targets.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#ifndef AMDGPU_TARGET_MACHINE_H
|
|
#define AMDGPU_TARGET_MACHINE_H
|
|
|
|
#include "AMDGPUFrameLowering.h"
|
|
#include "AMDGPUInstrInfo.h"
|
|
#include "AMDGPUSubtarget.h"
|
|
#include "AMDILIntrinsicInfo.h"
|
|
#include "R600ISelLowering.h"
|
|
#include "llvm/ADT/OwningPtr.h"
|
|
#include "llvm/IR/DataLayout.h"
|
|
|
|
namespace llvm {
|
|
|
|
MCAsmInfo* createMCAsmInfo(const Target &T, StringRef TT);
|
|
|
|
class AMDGPUTargetMachine : public LLVMTargetMachine {
|
|
|
|
AMDGPUSubtarget Subtarget;
|
|
const DataLayout Layout;
|
|
AMDGPUFrameLowering FrameLowering;
|
|
AMDGPUIntrinsicInfo IntrinsicInfo;
|
|
const AMDGPUInstrInfo * InstrInfo;
|
|
AMDGPUTargetLowering * TLInfo;
|
|
const InstrItineraryData* InstrItins;
|
|
|
|
public:
|
|
AMDGPUTargetMachine(const Target &T, StringRef TT, StringRef FS,
|
|
StringRef CPU,
|
|
TargetOptions Options,
|
|
Reloc::Model RM, CodeModel::Model CM,
|
|
CodeGenOpt::Level OL);
|
|
~AMDGPUTargetMachine();
|
|
virtual const AMDGPUFrameLowering* getFrameLowering() const {
|
|
return &FrameLowering;
|
|
}
|
|
virtual const AMDGPUIntrinsicInfo* getIntrinsicInfo() const {
|
|
return &IntrinsicInfo;
|
|
}
|
|
virtual const AMDGPUInstrInfo *getInstrInfo() const {return InstrInfo;}
|
|
virtual const AMDGPUSubtarget *getSubtargetImpl() const {return &Subtarget; }
|
|
virtual const AMDGPURegisterInfo *getRegisterInfo() const {
|
|
return &InstrInfo->getRegisterInfo();
|
|
}
|
|
virtual AMDGPUTargetLowering * getTargetLowering() const {
|
|
return TLInfo;
|
|
}
|
|
virtual const InstrItineraryData* getInstrItineraryData() const {
|
|
return InstrItins;
|
|
}
|
|
virtual const DataLayout* getDataLayout() const { return &Layout; }
|
|
virtual TargetPassConfig *createPassConfig(PassManagerBase &PM);
|
|
};
|
|
|
|
} // End namespace llvm
|
|
|
|
#endif // AMDGPU_TARGET_MACHINE_H
|