.. |
AArch64
|
Inplement aarch64 neon instructions in AdvSIMD(shift). About 24 shift instructions:
|
2013-09-04 09:28:24 +00:00 |
ARM
|
Swift: Only build vldm/vstm with q register aligned register lists
|
2013-09-04 17:41:16 +00:00 |
CPP
|
[tests] Cleanup initialization of test suffixes.
|
2013-08-16 00:37:11 +00:00 |
Generic
|
[tests] Cleanup initialization of test suffixes.
|
2013-08-16 00:37:11 +00:00 |
Hexagon
|
Debug Info: add an identifier field to DICompositeType.
|
2013-08-26 22:39:55 +00:00 |
Inputs
|
Debug Info: add an identifier field to DICompositeType.
|
2013-08-26 22:39:55 +00:00 |
Mips
|
Make sure we don't generate stubs for any of these functions because they
|
2013-09-01 04:12:59 +00:00 |
MSP430
|
[tests] Cleanup initialization of test suffixes.
|
2013-08-16 00:37:11 +00:00 |
NVPTX
|
[NVPTX] Re-enable assembly printing support for inline assembly
|
2013-08-24 01:17:23 +00:00 |
PowerPC
|
[PowerPC] Call support for fast-isel.
|
2013-08-30 22:18:55 +00:00 |
R600
|
R600/SI: Enable local-memory-two-objects lit test
|
2013-08-27 10:28:26 +00:00 |
SPARC
|
[Sparc] Fix an assertion failure while lowering fcmp on long double.
|
2013-09-04 15:15:20 +00:00 |
SystemZ
|
[SystemZ] Add support for TMHH, TMHL, TMLH and TMLL
|
2013-09-03 15:38:35 +00:00 |
Thumb
|
ARM: Use "dmb sy" for barriers on M-class CPUs
|
2013-08-28 14:39:19 +00:00 |
Thumb2
|
ARM: make sure ARM-mode pseudo-inst requires IsARM
|
2013-08-23 10:16:39 +00:00 |
X86
|
FileCheck-ize three tests of llvm/test/CodeGen/X86/h-register(s).
|
2013-09-02 12:00:53 +00:00 |
XCore
|
[tests] Cleanup initialization of test suffixes.
|
2013-08-16 00:37:11 +00:00 |