mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-11-01 00:11:00 +00:00
d282cfef61
* most pass ctors no longer take TM arguments * New prolog/epilog insertion pass git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@5188 91177308-0d34-0410-b5e6-96231b3b80d8
82 lines
2.6 KiB
C++
82 lines
2.6 KiB
C++
//===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
|
|
//
|
|
// This file defines the X86 specific subclass of TargetMachine.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#include "X86TargetMachine.h"
|
|
#include "X86.h"
|
|
#include "llvm/Transforms/Scalar.h"
|
|
#include "llvm/Target/TargetMachineImpls.h"
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
#include "llvm/PassManager.h"
|
|
#include "Support/CommandLine.h"
|
|
#include "Support/Statistic.h"
|
|
#include <iostream>
|
|
|
|
namespace {
|
|
cl::opt<bool> NoLocalRA("no-local-ra",
|
|
cl::desc("Use Simple RA instead of Local RegAlloc"));
|
|
cl::opt<bool> PrintCode("print-machineinstrs",
|
|
cl::desc("Print generated machine code"));
|
|
}
|
|
|
|
// allocateX86TargetMachine - Allocate and return a subclass of TargetMachine
|
|
// that implements the X86 backend.
|
|
//
|
|
TargetMachine *allocateX86TargetMachine(unsigned Configuration) {
|
|
return new X86TargetMachine(Configuration);
|
|
}
|
|
|
|
|
|
/// X86TargetMachine ctor - Create an ILP32 architecture model
|
|
///
|
|
X86TargetMachine::X86TargetMachine(unsigned Config)
|
|
: TargetMachine("X86",
|
|
(Config & TM::EndianMask) == TM::LittleEndian,
|
|
1, 4,
|
|
(Config & TM::PtrSizeMask) == TM::PtrSize64 ? 8 : 4,
|
|
(Config & TM::PtrSizeMask) == TM::PtrSize64 ? 8 : 4),
|
|
FrameInfo(TargetFrameInfo::StackGrowsDown, 1/*16*/, 0) {
|
|
}
|
|
|
|
|
|
/// addPassesToJITCompile - Add passes to the specified pass manager to
|
|
/// implement a fast dynamic compiler for this target. Return true if this is
|
|
/// not supported for this target.
|
|
///
|
|
bool X86TargetMachine::addPassesToJITCompile(PassManager &PM) {
|
|
// For the moment we have decided that malloc and free will be
|
|
// taken care of by converting them to calls, using the existing
|
|
// LLVM scalar transforms pass to do this.
|
|
PM.add(createLowerAllocationsPass());
|
|
|
|
PM.add(createSimpleX86InstructionSelector(*this));
|
|
|
|
// TODO: optional optimizations go here
|
|
|
|
// Print the instruction selected machine code...
|
|
if (PrintCode)
|
|
PM.add(createMachineFunctionPrinterPass());
|
|
|
|
// Perform register allocation to convert to a concrete x86 representation
|
|
if (NoLocalRA)
|
|
PM.add(createSimpleRegisterAllocator());
|
|
else
|
|
PM.add(createLocalRegisterAllocator());
|
|
|
|
if (PrintCode)
|
|
PM.add(createMachineFunctionPrinterPass());
|
|
|
|
// Insert prolog/epilog code. Eliminate abstract frame index references...
|
|
PM.add(createPrologEpilogCodeInserter());
|
|
|
|
if (PrintCode) // Print the register-allocated code
|
|
PM.add(createX86CodePrinterPass(std::cerr));
|
|
|
|
PM.add(createMachineCodeDestructionPass());
|
|
|
|
return false; // success!
|
|
}
|
|
|