mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-11-16 11:05:54 +00:00
922d314e8f
Adds an instruction itinerary to all x86 instructions, giving each a default latency of 1, using the InstrItinClass IIC_DEFAULT. Sets specific latencies for Atom for the instructions in files X86InstrCMovSetCC.td, X86InstrArithmetic.td, X86InstrControl.td, and X86InstrShiftRotate.td. The Atom latencies for the remainder of the x86 instructions will be set in subsequent patches. Adds a test to verify that the scheduler is working. Also changes the scheduling preference to "Hybrid" for i386 Atom, while leaving x86_64 as ILP. Patch by Preston Gurd! git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@149558 91177308-0d34-0410-b5e6-96231b3b80d8
43 lines
1.5 KiB
LLVM
43 lines
1.5 KiB
LLVM
; RUN: llc < %s -mcpu=generic -mtriple=x86_64-linux -tailcallopt | FileCheck %s
|
|
|
|
; FIXME: Win64 does not support byval.
|
|
|
|
; Expect the entry point.
|
|
; CHECK: tailcaller:
|
|
|
|
; Expect 2 rep;movs because of tail call byval lowering.
|
|
; CHECK: rep;
|
|
; CHECK: rep;
|
|
|
|
; A sequence of copyto/copyfrom virtual registers is used to deal with byval
|
|
; lowering appearing after moving arguments to registers. The following two
|
|
; checks verify that the register allocator changes those sequences to direct
|
|
; moves to argument register where it can (for registers that are not used in
|
|
; byval lowering - not rsi, not rdi, not rcx).
|
|
; Expect argument 4 to be moved directly to register edx.
|
|
; CHECK: movl $7, %edx
|
|
|
|
; Expect argument 6 to be moved directly to register r8.
|
|
; CHECK: movl $17, %r8d
|
|
|
|
; Expect not call but jmp to @tailcallee.
|
|
; CHECK: jmp tailcallee
|
|
|
|
; Expect the trailer.
|
|
; CHECK: .size tailcaller
|
|
|
|
%struct.s = type { i64, i64, i64, i64, i64, i64, i64, i64,
|
|
i64, i64, i64, i64, i64, i64, i64, i64,
|
|
i64, i64, i64, i64, i64, i64, i64, i64 }
|
|
|
|
declare fastcc i64 @tailcallee(%struct.s* byval %a, i64 %val, i64 %val2, i64 %val3, i64 %val4, i64 %val5)
|
|
|
|
|
|
define fastcc i64 @tailcaller(i64 %b, %struct.s* byval %a) {
|
|
entry:
|
|
%tmp2 = getelementptr %struct.s* %a, i32 0, i32 1
|
|
%tmp3 = load i64* %tmp2, align 8
|
|
%tmp4 = tail call fastcc i64 @tailcallee(%struct.s* byval %a , i64 %tmp3, i64 %b, i64 7, i64 13, i64 17)
|
|
ret i64 %tmp4
|
|
}
|