mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-21 00:32:23 +00:00
9d7038c437
Currently, we only codegen the VRINT[APMXZR] and VCVT[BT] instructions when targeting ARMv8, but they are actually present on any target with FP-ARMv8. Note that FP-ARMv8 is called FPv5 when is is part of an M-profile core, but they have the same instructions so we model them both as FPARMv8 in the ARM backend. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@218763 91177308-0d34-0410-b5e6-96231b3b80d8
119 lines
2.8 KiB
LLVM
119 lines
2.8 KiB
LLVM
; RUN: llc < %s -mtriple=armv8-linux-gnueabihf -mattr=+fp-armv8 | FileCheck --check-prefix=CHECK --check-prefix=DP %s
|
|
; RUN: llc < %s -mtriple=thumbv7em-linux-gnueabihf -mattr=+fp-armv8,+d16,+fp-only-sp | FileCheck --check-prefix=SP %s
|
|
; RUN: llc < %s -mtriple=thumbv7em-linux-gnueabihf -mattr=+fp-armv8,+d16 | FileCheck --check-prefix=DP %s
|
|
|
|
; CHECK-LABEL: test1
|
|
; CHECK: vrintm.f32
|
|
define float @test1(float %a) {
|
|
entry:
|
|
%call = call float @floorf(float %a) nounwind readnone
|
|
ret float %call
|
|
}
|
|
|
|
; CHECK-LABEL: test2
|
|
; SP: b floor
|
|
; DP: vrintm.f64
|
|
define double @test2(double %a) {
|
|
entry:
|
|
%call = call double @floor(double %a) nounwind readnone
|
|
ret double %call
|
|
}
|
|
|
|
; CHECK-LABEL: test3
|
|
; CHECK: vrintp.f32
|
|
define float @test3(float %a) {
|
|
entry:
|
|
%call = call float @ceilf(float %a) nounwind readnone
|
|
ret float %call
|
|
}
|
|
|
|
; CHECK-LABEL: test4
|
|
; SP: b ceil
|
|
; DP: vrintp.f64
|
|
define double @test4(double %a) {
|
|
entry:
|
|
%call = call double @ceil(double %a) nounwind readnone
|
|
ret double %call
|
|
}
|
|
|
|
; CHECK-LABEL: test5
|
|
; CHECK: vrinta.f32
|
|
define float @test5(float %a) {
|
|
entry:
|
|
%call = call float @roundf(float %a) nounwind readnone
|
|
ret float %call
|
|
}
|
|
|
|
; CHECK-LABEL: test6
|
|
; SP: b round
|
|
; DP: vrinta.f64
|
|
define double @test6(double %a) {
|
|
entry:
|
|
%call = call double @round(double %a) nounwind readnone
|
|
ret double %call
|
|
}
|
|
|
|
; CHECK-LABEL: test7
|
|
; CHECK: vrintz.f32
|
|
define float @test7(float %a) {
|
|
entry:
|
|
%call = call float @truncf(float %a) nounwind readnone
|
|
ret float %call
|
|
}
|
|
|
|
; CHECK-LABEL: test8
|
|
; SP: b trunc
|
|
; DP: vrintz.f64
|
|
define double @test8(double %a) {
|
|
entry:
|
|
%call = call double @trunc(double %a) nounwind readnone
|
|
ret double %call
|
|
}
|
|
|
|
; CHECK-LABEL: test9
|
|
; CHECK: vrintr.f32
|
|
define float @test9(float %a) {
|
|
entry:
|
|
%call = call float @nearbyintf(float %a) nounwind readnone
|
|
ret float %call
|
|
}
|
|
|
|
; CHECK-LABEL: test10
|
|
; SP: b nearbyint
|
|
; DP: vrintr.f64
|
|
define double @test10(double %a) {
|
|
entry:
|
|
%call = call double @nearbyint(double %a) nounwind readnone
|
|
ret double %call
|
|
}
|
|
|
|
; CHECK-LABEL: test11
|
|
; CHECK: vrintx.f32
|
|
define float @test11(float %a) {
|
|
entry:
|
|
%call = call float @rintf(float %a) nounwind readnone
|
|
ret float %call
|
|
}
|
|
|
|
; CHECK-LABEL: test12
|
|
; SP: b rint
|
|
; DP: vrintx.f64
|
|
define double @test12(double %a) {
|
|
entry:
|
|
%call = call double @rint(double %a) nounwind readnone
|
|
ret double %call
|
|
}
|
|
|
|
declare float @floorf(float) nounwind readnone
|
|
declare double @floor(double) nounwind readnone
|
|
declare float @ceilf(float) nounwind readnone
|
|
declare double @ceil(double) nounwind readnone
|
|
declare float @roundf(float) nounwind readnone
|
|
declare double @round(double) nounwind readnone
|
|
declare float @truncf(float) nounwind readnone
|
|
declare double @trunc(double) nounwind readnone
|
|
declare float @nearbyintf(float) nounwind readnone
|
|
declare double @nearbyint(double) nounwind readnone
|
|
declare float @rintf(float) nounwind readnone
|
|
declare double @rint(double) nounwind readnone
|