mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-28 04:33:05 +00:00
b62ba5eca0
ARM64 was not producing pure BFI instructions for bitfield insertion operations, unlike AArch64. The approach had to be a little different (in ISelDAGToDAG rather than ISelLowering), and the outcomes aren't identical but hopefully this gives it similar power. This should address PR19424. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@207102 91177308-0d34-0410-b5e6-96231b3b80d8
26 lines
715 B
LLVM
26 lines
715 B
LLVM
; RUN: llc < %s -mtriple=arm64-apple-darwin | FileCheck %s
|
|
; RUN: llc < %s -mtriple=arm64-apple-darwin -arm64-strict-align | FileCheck %s --check-prefix=CHECK-STRICT
|
|
|
|
define i32 @f0(i32* nocapture %p) nounwind {
|
|
; CHECK-STRICT: ldrh [[HIGH:w[0-9]+]], [x0, #2]
|
|
; CHECK-STRICT: ldrh [[LOW:w[0-9]+]], [x0]
|
|
; CHECK-STRICT: bfm [[LOW]], [[HIGH]], #16, #15
|
|
; CHECK-STRICT: ret
|
|
|
|
; CHECK: ldr w0, [x0]
|
|
; CHECK: ret
|
|
%tmp = load i32* %p, align 2
|
|
ret i32 %tmp
|
|
}
|
|
|
|
define i64 @f1(i64* nocapture %p) nounwind {
|
|
; CHECK-STRICT: ldp w[[LOW:[0-9]+]], w[[HIGH:[0-9]+]], [x0]
|
|
; CHECK-STRICT: bfm x[[LOW]], x[[HIGH]], #32, #31
|
|
; CHECK-STRICT: ret
|
|
|
|
; CHECK: ldr x0, [x0]
|
|
; CHECK: ret
|
|
%tmp = load i64* %p, align 4
|
|
ret i64 %tmp
|
|
}
|