mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-11-06 05:06:45 +00:00
8eaed0f63d
This matches the format produced by the AMD proprietary driver. //==================================================================// // Shell script for converting .ll test cases: (Pass the .ll files you want to convert to this script as arguments). //==================================================================// ; This was necessary on my system so that A-Z in sed would match only ; upper case. I'm not sure why. export LC_ALL='C' TEST_FILES="$*" MATCHES=`grep -v Patterns SIInstructions.td | grep -o '"[A-Z0-9_]\+["e]' | grep -o '[A-Z0-9_]\+' | sort -r` for f in $TEST_FILES; do # Check that there are SI tests: grep -q -e 'verde' -e 'bonaire' -e 'SI' -e 'tahiti' $f if [ $? -eq 0 ]; then for match in $MATCHES; do sed -i -e "s/\([ :]$match\)/\L\1/" $f done # Try to get check lines with partial instruction names sed -i 's/\(;[ ]*SI[A-Z\\-]*: \)\([A-Z_0-9]\+\)/\1\L\2/' $f fi done sed -i -e 's/bb0_1/BB0_1/g' ../../../test/CodeGen/R600/infinite-loop.ll sed -i -e 's/SI-NOT: bfe/SI-NOT: {{[^@]}}bfe/g'../../../test/CodeGen/R600/llvm.AMDGPU.bfe.*32.ll ../../../test/CodeGen/R600/sext-in-reg.ll sed -i -e 's/exp_IEEE/EXP_IEEE/g' ../../../test/CodeGen/R600/llvm.exp2.ll sed -i -e 's/numVgprs/NumVgprs/g' ../../../test/CodeGen/R600/register-count-comments.ll sed -i 's/\(; CHECK[-NOT]*: \)\([A-Z_0-9]\+\)/\1\L\2/' ../../../test/CodeGen/R600/select64.ll ../../../test/CodeGen/R600/sgpr-copy.ll //==================================================================// // Shell script for converting .td files (run this last) //==================================================================// export LC_ALL='C' sed -i -e '/Patterns/!s/\("[A-Z0-9_]\+[ "e]\)/\L\1/g' SIInstructions.td sed -i -e 's/"EXP/"exp/g' SIInstrInfo.td git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@221350 91177308-0d34-0410-b5e6-96231b3b80d8
216 lines
4.7 KiB
LLVM
216 lines
4.7 KiB
LLVM
; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck %s --check-prefix=EG --check-prefix=FUNC
|
|
; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck %s --check-prefix=SI --check-prefix=FUNC
|
|
|
|
; FUNC-LABEL: {{^}}fp_to_uint_i32:
|
|
; EG: FLT_TO_UINT {{\** *}}T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
; SI: v_cvt_u32_f32_e32
|
|
; SI: s_endpgm
|
|
define void @fp_to_uint_i32 (i32 addrspace(1)* %out, float %in) {
|
|
%conv = fptoui float %in to i32
|
|
store i32 %conv, i32 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
; FUNC-LABEL: {{^}}fp_to_uint_v2i32:
|
|
; EG: FLT_TO_UINT {{\** *}}T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
; EG: FLT_TO_UINT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
|
|
; SI: v_cvt_u32_f32_e32
|
|
; SI: v_cvt_u32_f32_e32
|
|
|
|
define void @fp_to_uint_v2i32(<2 x i32> addrspace(1)* %out, <2 x float> %in) {
|
|
%result = fptoui <2 x float> %in to <2 x i32>
|
|
store <2 x i32> %result, <2 x i32> addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
; FUNC-LABEL: {{^}}fp_to_uint_v4i32:
|
|
; EG: FLT_TO_UINT {{\** *}}T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
; EG: FLT_TO_UINT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
|
|
; EG: FLT_TO_UINT {{\** *}}T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
; EG: FLT_TO_UINT {{\** *}}T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
; SI: v_cvt_u32_f32_e32
|
|
; SI: v_cvt_u32_f32_e32
|
|
; SI: v_cvt_u32_f32_e32
|
|
; SI: v_cvt_u32_f32_e32
|
|
|
|
define void @fp_to_uint_v4i32(<4 x i32> addrspace(1)* %out, <4 x float> addrspace(1)* %in) {
|
|
%value = load <4 x float> addrspace(1) * %in
|
|
%result = fptoui <4 x float> %value to <4 x i32>
|
|
store <4 x i32> %result, <4 x i32> addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
; FUNC: {{^}}fp_to_uint_i64:
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: ASHR
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: OR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SETGT_UINT
|
|
; EG-DAG: SETGT_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG: SUB_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: CNDE_INT
|
|
|
|
; SI: s_endpgm
|
|
define void @fp_to_uint_i64(i64 addrspace(1)* %out, float %x) {
|
|
%conv = fptoui float %x to i64
|
|
store i64 %conv, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
; FUNC: {{^}}fp_to_uint_v2i64:
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: ASHR
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: OR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SETGT_UINT
|
|
; EG-DAG: SETGT_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: ASHR
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: OR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SETGT_UINT
|
|
; EG-DAG: SETGT_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: CNDE_INT
|
|
|
|
; SI: s_endpgm
|
|
define void @fp_to_uint_v2i64(<2 x i64> addrspace(1)* %out, <2 x float> %x) {
|
|
%conv = fptoui <2 x float> %x to <2 x i64>
|
|
store <2 x i64> %conv, <2 x i64> addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
; FUNC: {{^}}fp_to_uint_v4i64:
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: ASHR
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: OR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SETGT_UINT
|
|
; EG-DAG: SETGT_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: ASHR
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: OR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SETGT_UINT
|
|
; EG-DAG: SETGT_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: ASHR
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: OR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SETGT_UINT
|
|
; EG-DAG: SETGT_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: ASHR
|
|
; EG-DAG: AND_INT
|
|
; EG-DAG: OR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: LSHL
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: LSHR
|
|
; EG-DAG: SETGT_UINT
|
|
; EG-DAG: SETGT_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: XOR_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: SUB_INT
|
|
; EG-DAG: CNDE_INT
|
|
; EG-DAG: CNDE_INT
|
|
|
|
; SI: s_endpgm
|
|
define void @fp_to_uint_v4i64(<4 x i64> addrspace(1)* %out, <4 x float> %x) {
|
|
%conv = fptoui <4 x float> %x to <4 x i64>
|
|
store <4 x i64> %conv, <4 x i64> addrspace(1)* %out
|
|
ret void
|
|
}
|