llvm-6502/test/MC
Ulrich Weigand 1a21909e98 [SystemZ] Add z13 vector facility and MC support
This patch adds support for the z13 processor type and its vector facility,
and adds MC support for all new instructions provided by that facilily.

Apart from defining the new instructions, the main changes are:

- Adding VR128, VR64 and VR32 register classes.
- Making FP64 a subclass of VR64 and FP32 a subclass of VR32.
- Adding a D(V,B) addressing mode for scatter/gather operations
- Adding 1-, 2-, and 3-bit immediate operands for some 4-bit fields.
  Until now all immediate operands have been the same width as the
  underlying field (hence the assert->return change in decode[SU]ImmOperand).

In addition, sys::getHostCPUName is extended to detect running natively
on a z13 machine.

Based on a patch by Richard Sandiford.



git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@236520 91177308-0d34-0410-b5e6-96231b3b80d8
2015-05-05 19:23:40 +00:00
..
AArch64 AArch64: add BFC alias for the BFI/BFM instructions. 2015-04-30 18:28:58 +00:00
ARM Write sections mostly in one pass. 2015-04-30 14:21:49 +00:00
AsmParser [MC] Use LShr for constant evaluation of ">>" on ELF/arm64--darwin. 2015-04-28 01:37:11 +00:00
COFF
Disassembler [SystemZ] Add z13 vector facility and MC support 2015-05-05 19:23:40 +00:00
ELF Respect object format choice on Darwin 2015-05-04 20:03:01 +00:00
Hexagon
MachO
Markup
Mips [mips][msa] Test basic operations for the N32 ABI too. 2015-05-05 08:48:35 +00:00
PowerPC
R600
Sparc [Sparc] Repair fixups in little endian mode. 2015-05-01 17:13:02 +00:00
SystemZ [SystemZ] Add z13 vector facility and MC support 2015-05-05 19:23:40 +00:00
X86 AVX-512: added integer "add" and "sub" instructions with saturation for SKX 2015-05-04 12:35:55 +00:00