mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-21 00:32:23 +00:00
c9c8b2a804
- Rename fcmp.ll test to fcmp32.ll, start adding new double tests to fcmp64.ll - Fix select_bits.ll test - Capitulate to the DAGCombiner and move i64 constant loads to instruction selection (SPUISelDAGtoDAG.cpp). <rant>DAGCombiner will insert all kinds of 64-bit optimizations after operation legalization occurs and now we have to do most of the work that instruction selection should be doing twice (once to determine if v2i64 build_vector can be handled by SelectCode(), which then runs all of the predicates a second time to select the necessary instructions.) But, CellSPU is a good citizen.</rant> git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@62990 91177308-0d34-0410-b5e6-96231b3b80d8
8 lines
188 B
LLVM
8 lines
188 B
LLVM
; RUN: llvm-as -o - %s | llc -march=cellspu > %t1.s
|
|
|
|
define i1 @fcmp_eq_setcc_f64(double %arg1, double %arg2) nounwind {
|
|
entry:
|
|
%A = fcmp oeq double %arg1, %arg2
|
|
ret i1 %A
|
|
}
|