llvm-6502/test/CodeGen/XCore
Dan Gohman ae3a0be92e Split the Add, Sub, and Mul instruction opcodes into separate
integer and floating-point opcodes, introducing
FAdd, FSub, and FMul.

For now, the AsmParser, BitcodeReader, and IRBuilder all preserve
backwards compatability, and the Core LLVM APIs preserve backwards
compatibility for IR producers. Most front-ends won't need to change
immediately.

This implements the first step of the plan outlined here:
http://nondot.org/sabre/LLVMNotes/IntegerOverflow.txt


git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@72897 91177308-0d34-0410-b5e6-96231b3b80d8
2009-06-04 22:49:04 +00:00
..
2008-11-17-Shl64.ll Don't produce ADDC/ADDE when expanding SHL unless they are legal 2008-11-17 17:34:31 +00:00
2009-01-08-Crash.ll
2009-01-14-Remat-Crash.ll Split the Add, Sub, and Mul instruction opcodes into separate 2009-06-04 22:49:04 +00:00
2009-03-27-v2f64-param.ll testcase for PR3898 2009-04-18 20:49:22 +00:00
addsub64.ll
basictest.ll
bitrev.ll
cos.ll
dg.exp
exp2.ll
exp.ll
fneg.ll Split the Add, Sub, and Mul instruction opcodes into separate 2009-06-04 22:49:04 +00:00
getid.ll
log2.ll
log10.ll
log.ll
pow.ll
powi.ll
private.ll Add the private linkage. 2009-01-15 20:18:42 +00:00
sin.ll
sqrt.ll
trap.ll