llvm-6502/lib/Target/Sparc
Chris Lattner ae2650a9cf don't dist internal readme
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@31247 91177308-0d34-0410-b5e6-96231b3b80d8
2006-10-28 00:51:15 +00:00
..
.cvsignore
DelaySlotFiller.cpp
FPMover.cpp
Makefile don't dist internal readme 2006-10-28 00:51:15 +00:00
README.txt
Sparc.h
Sparc.td
SparcAsmPrinter.cpp Use getSectionForFunction 2006-10-05 02:48:40 +00:00
SparcInstrFormats.td
SparcInstrInfo.cpp fix warning about missing newline at end of file 2006-10-24 17:07:11 +00:00
SparcInstrInfo.h implement uncond branch insertion for sparc to fix regressions from last night 2006-10-24 16:39:19 +00:00
SparcInstrInfo.td Merge ISD::TRUNCSTORE to ISD::STORE. Switch to using StoreSDNode. 2006-10-13 21:14:26 +00:00
SparcISelDAGToDAG.cpp Merge ISD::TRUNCSTORE to ISD::STORE. Switch to using StoreSDNode. 2006-10-13 21:14:26 +00:00
SparcRegisterInfo.cpp
SparcRegisterInfo.h
SparcRegisterInfo.td
SparcSubtarget.cpp
SparcSubtarget.h
SparcTargetAsmInfo.cpp Break out target asm info into separate files. 2006-09-07 22:05:02 +00:00
SparcTargetAsmInfo.h Break out target asm info into separate files. 2006-09-07 22:05:02 +00:00
SparcTargetMachine.cpp 1. Remove condition on delete. 2006-09-07 23:39:26 +00:00
SparcTargetMachine.h 1. Remove condition on delete. 2006-09-07 23:39:26 +00:00

To-do
-----

* Keep the address of the constant pool in a register instead of forming its
  address all of the time.
* We can fold small constant offsets into the %hi/%lo references to constant
  pool addresses as well.
* When in V9 mode, register allocate %icc[0-3].
* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
  not clear how to write a pattern for this though:

float %t1(int %a, int* %p) {
        %C = seteq int %a, 0
        br bool %C, label %T, label %F
T:
        store int 123, int* %p
        br label %F
F:
        ret float undef
}

codegens to this:

t1:
        save -96, %o6, %o6
1)      subcc %i0, 0, %l0
1)      bne .LBBt1_2    ! F
        nop
.LBBt1_1:       ! T
        or %g0, 123, %l0
        st %l0, [%i1]
.LBBt1_2:       ! F
        restore %g0, %g0, %g0
        retl
        nop

1) should be replaced with a brz in V9 mode.

* Same as above, but emit conditional move on register zero (p192) in V9 
  mode.  Testcase:

int %t1(int %a, int %b) {
        %C = seteq int %a, 0
        %D = select bool %C, int %a, int %b
        ret int %D
}

* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling 
  with the Y register, if they are faster.

* Codegen bswap(load)/store(bswap) -> load/store ASI

* Implement frame pointer elimination, e.g. eliminate save/restore for 
  leaf fns.
* Fill delay slots