mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-15 20:29:48 +00:00
f6a4d3c2f3
Add a avoidWriteAfterWrite() target hook to identify register classes that suffer from write-after-write hazards. For those register classes, try to avoid writing the same register in two consecutive instructions. This is currently disabled by default. We should not spill to avoid hazards! The command line flag -avoid-waw-hazard can be used to enable waw avoidance. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@129772 91177308-0d34-0410-b5e6-96231b3b80d8
49 lines
1.2 KiB
LLVM
49 lines
1.2 KiB
LLVM
; RUN: llc < %s -march=arm -mattr=+vfp2 | FileCheck %s -check-prefix=VFP2
|
|
; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s -check-prefix=VFP2
|
|
; RUN: llc < %s -march=arm -mcpu=cortex-a8 | FileCheck %s -check-prefix=NEON
|
|
; RUN: llc < %s -march=arm -mcpu=cortex-a9 | FileCheck %s -check-prefix=VFP2
|
|
|
|
define i32 @test1(float %a, float %b) {
|
|
; VFP2: test1:
|
|
; VFP2: vcvt.s32.f32 s{{.}}, s{{.}}
|
|
; NEON: test1:
|
|
; NEON: vcvt.s32.f32 d0, d0
|
|
entry:
|
|
%0 = fadd float %a, %b
|
|
%1 = fptosi float %0 to i32
|
|
ret i32 %1
|
|
}
|
|
|
|
define i32 @test2(float %a, float %b) {
|
|
; VFP2: test2:
|
|
; VFP2: vcvt.u32.f32 s{{.}}, s{{.}}
|
|
; NEON: test2:
|
|
; NEON: vcvt.u32.f32 d0, d0
|
|
entry:
|
|
%0 = fadd float %a, %b
|
|
%1 = fptoui float %0 to i32
|
|
ret i32 %1
|
|
}
|
|
|
|
define float @test3(i32 %a, i32 %b) {
|
|
; VFP2: test3:
|
|
; VFP2: vcvt.f32.u32 s{{.}}, s{{.}}
|
|
; NEON: test3:
|
|
; NEON: vcvt.f32.u32 d0, d0
|
|
entry:
|
|
%0 = add i32 %a, %b
|
|
%1 = uitofp i32 %0 to float
|
|
ret float %1
|
|
}
|
|
|
|
define float @test4(i32 %a, i32 %b) {
|
|
; VFP2: test4:
|
|
; VFP2: vcvt.f32.s32 s{{.}}, s{{.}}
|
|
; NEON: test4:
|
|
; NEON: vcvt.f32.s32 d0, d0
|
|
entry:
|
|
%0 = add i32 %a, %b
|
|
%1 = sitofp i32 %0 to float
|
|
ret float %1
|
|
}
|