mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-14 11:32:34 +00:00
65692c809e
SltCCRxRy16, SltiCCRxImmX16, SltiuCCRxImmX16, SltuCCRxRy16 $T8 shows up as register $24 when emitted from C++ code so we had to change some tests that were already there for this functionality. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@175593 91177308-0d34-0410-b5e6-96231b3b80d8
25 lines
708 B
LLVM
25 lines
708 B
LLVM
; RUN: llc -march=mipsel -mcpu=mips16 -relocation-model=pic -O3 < %s | FileCheck %s -check-prefix=16
|
|
|
|
@i = global i32 0, align 4
|
|
@j = global i32 99, align 4
|
|
@r1 = common global i32 0, align 4
|
|
@r2 = common global i32 0, align 4
|
|
|
|
define void @test() nounwind {
|
|
entry:
|
|
%0 = load i32* @i, align 4
|
|
%cmp = icmp eq i32 %0, 0
|
|
%conv = zext i1 %cmp to i32
|
|
store i32 %conv, i32* @r1, align 4
|
|
; 16: sltiu ${{[0-9]+}}, 1
|
|
; 16: move ${{[0-9]+}}, $24
|
|
%1 = load i32* @j, align 4
|
|
%cmp1 = icmp eq i32 %1, 99
|
|
%conv2 = zext i1 %cmp1 to i32
|
|
store i32 %conv2, i32* @r2, align 4
|
|
; 16: xor $[[REGISTER:[0-9A-Ba-b_]+]], ${{[0-9]+}}
|
|
; 16: sltiu $[[REGISTER:[0-9A-Ba-b_]+]], 1
|
|
; 16: move ${{[0-9]+}}, $24
|
|
ret void
|
|
}
|