mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-15 20:29:48 +00:00
184f8f7c10
TableGen had been nicely generating code to print a number of instructions using shorter aliases (and PowerPC has plenty of short mnemonics), but we were not calling it. For some of the aliases we support in the parser, TableGen can't infer the "inverse" alias relationship, so there is still more to do. Thus, after some hours of updating test cases... git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@235616 91177308-0d34-0410-b5e6-96231b3b80d8
21 lines
478 B
LLVM
21 lines
478 B
LLVM
; RUN: llc < %s -march=ppc64 | grep rotld
|
|
; RUN: llc < %s -march=ppc64 | grep rotldi
|
|
; PR1613
|
|
|
|
define i64 @t1(i64 %A) {
|
|
%tmp1 = lshr i64 %A, 57
|
|
%tmp2 = shl i64 %A, 7
|
|
%tmp3 = or i64 %tmp1, %tmp2
|
|
ret i64 %tmp3
|
|
}
|
|
|
|
define i64 @t2(i64 %A, i8 zeroext %Amt) {
|
|
%Amt1 = zext i8 %Amt to i64
|
|
%tmp1 = lshr i64 %A, %Amt1
|
|
%Amt2 = sub i8 64, %Amt
|
|
%Amt3 = zext i8 %Amt2 to i64
|
|
%tmp2 = shl i64 %A, %Amt3
|
|
%tmp3 = or i64 %tmp1, %tmp2
|
|
ret i64 %tmp3
|
|
}
|