mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-15 20:29:48 +00:00
8eaed0f63d
This matches the format produced by the AMD proprietary driver. //==================================================================// // Shell script for converting .ll test cases: (Pass the .ll files you want to convert to this script as arguments). //==================================================================// ; This was necessary on my system so that A-Z in sed would match only ; upper case. I'm not sure why. export LC_ALL='C' TEST_FILES="$*" MATCHES=`grep -v Patterns SIInstructions.td | grep -o '"[A-Z0-9_]\+["e]' | grep -o '[A-Z0-9_]\+' | sort -r` for f in $TEST_FILES; do # Check that there are SI tests: grep -q -e 'verde' -e 'bonaire' -e 'SI' -e 'tahiti' $f if [ $? -eq 0 ]; then for match in $MATCHES; do sed -i -e "s/\([ :]$match\)/\L\1/" $f done # Try to get check lines with partial instruction names sed -i 's/\(;[ ]*SI[A-Z\\-]*: \)\([A-Z_0-9]\+\)/\1\L\2/' $f fi done sed -i -e 's/bb0_1/BB0_1/g' ../../../test/CodeGen/R600/infinite-loop.ll sed -i -e 's/SI-NOT: bfe/SI-NOT: {{[^@]}}bfe/g'../../../test/CodeGen/R600/llvm.AMDGPU.bfe.*32.ll ../../../test/CodeGen/R600/sext-in-reg.ll sed -i -e 's/exp_IEEE/EXP_IEEE/g' ../../../test/CodeGen/R600/llvm.exp2.ll sed -i -e 's/numVgprs/NumVgprs/g' ../../../test/CodeGen/R600/register-count-comments.ll sed -i 's/\(; CHECK[-NOT]*: \)\([A-Z_0-9]\+\)/\1\L\2/' ../../../test/CodeGen/R600/select64.ll ../../../test/CodeGen/R600/sgpr-copy.ll //==================================================================// // Shell script for converting .td files (run this last) //==================================================================// export LC_ALL='C' sed -i -e '/Patterns/!s/\("[A-Z0-9_]\+[ "e]\)/\L\1/g' SIInstructions.td sed -i -e 's/"EXP/"exp/g' SIInstrInfo.td git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@221350 91177308-0d34-0410-b5e6-96231b3b80d8
81 lines
3.3 KiB
LLVM
81 lines
3.3 KiB
LLVM
; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
|
|
|
|
|
|
; FUNC-LABEL: {{^}}scalar_to_vector_v2i32:
|
|
; SI: buffer_load_dword [[VAL:v[0-9]+]],
|
|
; SI: v_lshrrev_b32_e32 [[RESULT:v[0-9]+]], 16, [[VAL]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: s_endpgm
|
|
define void @scalar_to_vector_v2i32(<4 x i16> addrspace(1)* %out, i32 addrspace(1)* %in) nounwind {
|
|
%tmp1 = load i32 addrspace(1)* %in, align 4
|
|
%bc = bitcast i32 %tmp1 to <2 x i16>
|
|
%tmp2 = shufflevector <2 x i16> %bc, <2 x i16> undef, <4 x i32> <i32 1, i32 1, i32 1, i32 1>
|
|
store <4 x i16> %tmp2, <4 x i16> addrspace(1)* %out, align 8
|
|
ret void
|
|
}
|
|
|
|
; FUNC-LABEL: {{^}}scalar_to_vector_v2f32:
|
|
; SI: buffer_load_dword [[VAL:v[0-9]+]],
|
|
; SI: v_lshrrev_b32_e32 [[RESULT:v[0-9]+]], 16, [[VAL]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: buffer_store_short [[RESULT]]
|
|
; SI: s_endpgm
|
|
define void @scalar_to_vector_v2f32(<4 x i16> addrspace(1)* %out, float addrspace(1)* %in) nounwind {
|
|
%tmp1 = load float addrspace(1)* %in, align 4
|
|
%bc = bitcast float %tmp1 to <2 x i16>
|
|
%tmp2 = shufflevector <2 x i16> %bc, <2 x i16> undef, <4 x i32> <i32 1, i32 1, i32 1, i32 1>
|
|
store <4 x i16> %tmp2, <4 x i16> addrspace(1)* %out, align 8
|
|
ret void
|
|
}
|
|
|
|
; Getting a SCALAR_TO_VECTOR seems to be tricky. These cases managed
|
|
; to produce one, but for some reason never made it to selection.
|
|
|
|
|
|
; define void @scalar_to_vector_test2(<8 x i8> addrspace(1)* %out, i32 addrspace(1)* %in) nounwind {
|
|
; %tmp1 = load i32 addrspace(1)* %in, align 4
|
|
; %bc = bitcast i32 %tmp1 to <4 x i8>
|
|
|
|
; %tmp2 = shufflevector <4 x i8> %bc, <4 x i8> undef, <8 x i32> <i32 1, i32 1, i32 1, i32 1, i32 1, i32 1, i32 1, i32 1>
|
|
; store <8 x i8> %tmp2, <8 x i8> addrspace(1)* %out, align 4
|
|
; ret void
|
|
; }
|
|
|
|
; define void @scalar_to_vector_test3(<4 x i32> addrspace(1)* %out) nounwind {
|
|
; %newvec0 = insertelement <2 x i64> undef, i64 12345, i32 0
|
|
; %newvec1 = insertelement <2 x i64> %newvec0, i64 undef, i32 1
|
|
; %bc = bitcast <2 x i64> %newvec1 to <4 x i32>
|
|
; %add = add <4 x i32> %bc, <i32 1, i32 2, i32 3, i32 4>
|
|
; store <4 x i32> %add, <4 x i32> addrspace(1)* %out, align 16
|
|
; ret void
|
|
; }
|
|
|
|
; define void @scalar_to_vector_test4(<8 x i16> addrspace(1)* %out) nounwind {
|
|
; %newvec0 = insertelement <4 x i32> undef, i32 12345, i32 0
|
|
; %bc = bitcast <4 x i32> %newvec0 to <8 x i16>
|
|
; %add = add <8 x i16> %bc, <i16 1, i16 2, i16 3, i16 4, i16 1, i16 2, i16 3, i16 4>
|
|
; store <8 x i16> %add, <8 x i16> addrspace(1)* %out, align 16
|
|
; ret void
|
|
; }
|
|
|
|
; define void @scalar_to_vector_test5(<4 x i16> addrspace(1)* %out) nounwind {
|
|
; %newvec0 = insertelement <2 x i32> undef, i32 12345, i32 0
|
|
; %bc = bitcast <2 x i32> %newvec0 to <4 x i16>
|
|
; %add = add <4 x i16> %bc, <i16 1, i16 2, i16 3, i16 4>
|
|
; store <4 x i16> %add, <4 x i16> addrspace(1)* %out, align 16
|
|
; ret void
|
|
; }
|
|
|
|
; define void @scalar_to_vector_test6(<4 x i16> addrspace(1)* %out) nounwind {
|
|
; %newvec0 = insertelement <2 x i32> undef, i32 12345, i32 0
|
|
; %bc = bitcast <2 x i32> %newvec0 to <4 x i16>
|
|
; %add = add <4 x i16> %bc, <i16 1, i16 2, i16 3, i16 4>
|
|
; store <4 x i16> %add, <4 x i16> addrspace(1)* %out, align 16
|
|
; ret void
|
|
; }
|