mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-19 01:34:32 +00:00
b3aa319401
what value type it is. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@7356 91177308-0d34-0410-b5e6-96231b3b80d8
42 lines
1.6 KiB
C++
42 lines
1.6 KiB
C++
//===- Sparc.td - Target Description for Sparc V9 Target --------*- C++ -*-===//
|
|
// vim:ft=cpp
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Target-Independent interface
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
// Value types - These values correspond to the register types defined in the
|
|
// MRegsterInfo.h file.
|
|
class ValueType {}
|
|
def i1 : ValueType; // One bit boolean value
|
|
def i8 : ValueType; // 8-bit integer value
|
|
def i16 : ValueType; // 16-bit integer value
|
|
def i32 : ValueType; // 32-bit integer value
|
|
def i64 : ValueType; // 64-bit integer value
|
|
def i128 : ValueType; // 128-bit integer value
|
|
def f32 : ValueType; // 32-bit floating point value
|
|
def f64 : ValueType; // 64-bit floating point value
|
|
def f80 : ValueType; // 80-bit floating point value
|
|
def f128 : ValueType; // 128-bit floating point value
|
|
|
|
class Register {
|
|
string Namespace = "";
|
|
ValueType RegType;
|
|
}
|
|
|
|
class Instruction {
|
|
string Name; // The opcode string for this instruction
|
|
string Namespace = "";
|
|
|
|
list<Register> Uses = []; // Default to using no non-operand registers
|
|
list<Register> Defs = []; // Default to modifying no non-operand registers
|
|
|
|
// These bits capture information about the high-level semantics of the
|
|
// instruction.
|
|
bit isReturn = 0; // Is this instruction a return instruction?
|
|
bit isBranch = 0; // Is this instruction a branch instruction?
|
|
bit isCall = 0; // Is this instruction a call instruction?
|
|
}
|