mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-27 13:30:05 +00:00
802d420792
Externally-defined functions with weak linkage should not be tail-called on ARM or AArch64, as the AAELF spec requires normal calls to undefined weak functions to be replaced with a NOP or jump to the next instruction. The behaviour of branch instructions in this situation (as used for tail calls) is implementation-defined, so we cannot rely on the linker replacing the tail call with a return. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@215890 91177308-0d34-0410-b5e6-96231b3b80d8
106 lines
2.9 KiB
LLVM
106 lines
2.9 KiB
LLVM
; RUN: llc -verify-machineinstrs < %s -mtriple=aarch64-none-linux-gnu -tailcallopt | FileCheck %s
|
|
|
|
declare fastcc void @callee_stack0()
|
|
declare fastcc void @callee_stack8([8 x i32], i64)
|
|
declare fastcc void @callee_stack16([8 x i32], i64, i64)
|
|
declare extern_weak fastcc void @callee_weak()
|
|
|
|
define fastcc void @caller_to0_from0() nounwind {
|
|
; CHECK-LABEL: caller_to0_from0:
|
|
; CHECK-NEXT: // BB
|
|
|
|
tail call fastcc void @callee_stack0()
|
|
ret void
|
|
|
|
; CHECK-NEXT: b callee_stack0
|
|
}
|
|
|
|
define fastcc void @caller_to0_from8([8 x i32], i64) {
|
|
; CHECK-LABEL: caller_to0_from8:
|
|
|
|
tail call fastcc void @callee_stack0()
|
|
ret void
|
|
|
|
; CHECK: add sp, sp, #16
|
|
; CHECK-NEXT: b callee_stack0
|
|
}
|
|
|
|
define fastcc void @caller_to8_from0() {
|
|
; CHECK-LABEL: caller_to8_from0:
|
|
; CHECK: sub sp, sp, #32
|
|
|
|
; Key point is that the "42" should go #16 below incoming stack
|
|
; pointer (we didn't have arg space to reuse).
|
|
tail call fastcc void @callee_stack8([8 x i32] undef, i64 42)
|
|
ret void
|
|
|
|
; CHECK: str {{x[0-9]+}}, [sp, #16]!
|
|
; CHECK-NEXT: b callee_stack8
|
|
}
|
|
|
|
define fastcc void @caller_to8_from8([8 x i32], i64 %a) {
|
|
; CHECK-LABEL: caller_to8_from8:
|
|
; CHECK: sub sp, sp, #16
|
|
|
|
; Key point is that the "%a" should go where at SP on entry.
|
|
tail call fastcc void @callee_stack8([8 x i32] undef, i64 42)
|
|
ret void
|
|
|
|
; CHECK: str {{x[0-9]+}}, [sp, #16]!
|
|
; CHECK-NEXT: b callee_stack8
|
|
}
|
|
|
|
define fastcc void @caller_to16_from8([8 x i32], i64 %a) {
|
|
; CHECK-LABEL: caller_to16_from8:
|
|
; CHECK: sub sp, sp, #16
|
|
|
|
; Important point is that the call reuses the "dead" argument space
|
|
; above %a on the stack. If it tries to go below incoming-SP then the
|
|
; callee will not deallocate the space, even in fastcc.
|
|
tail call fastcc void @callee_stack16([8 x i32] undef, i64 42, i64 2)
|
|
|
|
; CHECK: stp {{x[0-9]+}}, {{x[0-9]+}}, [sp, #16]
|
|
; CHECK-NEXT: add sp, sp, #16
|
|
; CHECK-NEXT: b callee_stack16
|
|
ret void
|
|
}
|
|
|
|
|
|
define fastcc void @caller_to8_from24([8 x i32], i64 %a, i64 %b, i64 %c) {
|
|
; CHECK-LABEL: caller_to8_from24:
|
|
; CHECK: sub sp, sp, #16
|
|
|
|
; Key point is that the "%a" should go where at #16 above SP on entry.
|
|
tail call fastcc void @callee_stack8([8 x i32] undef, i64 42)
|
|
ret void
|
|
|
|
; CHECK: str {{x[0-9]+}}, [sp, #32]!
|
|
; CHECK-NEXT: b callee_stack8
|
|
}
|
|
|
|
|
|
define fastcc void @caller_to16_from16([8 x i32], i64 %a, i64 %b) {
|
|
; CHECK-LABEL: caller_to16_from16:
|
|
; CHECK: sub sp, sp, #16
|
|
|
|
; Here we want to make sure that both loads happen before the stores:
|
|
; otherwise either %a or %b will be wrongly clobbered.
|
|
tail call fastcc void @callee_stack16([8 x i32] undef, i64 %b, i64 %a)
|
|
ret void
|
|
|
|
; CHECK: ldp {{x[0-9]+}}, {{x[0-9]+}}, [sp, #16]
|
|
; CHECK: stp {{x[0-9]+}}, {{x[0-9]+}}, [sp, #16]
|
|
; CHECK-NEXT: add sp, sp, #16
|
|
; CHECK-NEXT: b callee_stack16
|
|
}
|
|
|
|
|
|
; Weakly-referenced extern functions cannot be tail-called, as AAELF does
|
|
; not define the behaviour of branch instructions to undefined weak symbols.
|
|
define fastcc void @caller_weak() {
|
|
; CHECK-LABEL: caller_weak:
|
|
; CHECK: bl callee_weak
|
|
tail call void @callee_weak()
|
|
ret void
|
|
}
|