mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-17 03:30:28 +00:00
b503b49b51
This adds all CodeGen tests for the SystemZ target. This version of the patch incorporates feedback from a review by Sean Silva. Thanks to all reviewers! Patch by Richard Sandiford. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@181204 91177308-0d34-0410-b5e6-96231b3b80d8
115 lines
2.5 KiB
LLVM
115 lines
2.5 KiB
LLVM
; Test zero extensions from a byte to an i64.
|
|
;
|
|
; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s
|
|
|
|
; Test register extension, starting with an i32.
|
|
define i64 @f1(i32 %a) {
|
|
; CHECK: f1:
|
|
; CHECK: llgcr %r2, %r2
|
|
; CHECk: br %r14
|
|
%byte = trunc i32 %a to i8
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; ...and again with an i64.
|
|
define i64 @f2(i64 %a) {
|
|
; CHECK: f2:
|
|
; CHECK: llgcr %r2, %r2
|
|
; CHECk: br %r14
|
|
%byte = trunc i64 %a to i8
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check ANDs that are equivalent to zero extension.
|
|
define i64 @f3(i64 %a) {
|
|
; CHECK: f3:
|
|
; CHECK: llgcr %r2, %r2
|
|
; CHECk: br %r14
|
|
%ext = and i64 %a, 255
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check LLGC with no displacement.
|
|
define i64 @f4(i8 *%src) {
|
|
; CHECK: f4:
|
|
; CHECK: llgc %r2, 0(%r2)
|
|
; CHECK: br %r14
|
|
%byte = load i8 *%src
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check the high end of the LLGC range.
|
|
define i64 @f5(i8 *%src) {
|
|
; CHECK: f5:
|
|
; CHECK: llgc %r2, 524287(%r2)
|
|
; CHECK: br %r14
|
|
%ptr = getelementptr i8 *%src, i64 524287
|
|
%byte = load i8 *%ptr
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check the next byte up, which needs separate address logic.
|
|
; Other sequences besides this one would be OK.
|
|
define i64 @f6(i8 *%src) {
|
|
; CHECK: f6:
|
|
; CHECK: agfi %r2, 524288
|
|
; CHECK: llgc %r2, 0(%r2)
|
|
; CHECK: br %r14
|
|
%ptr = getelementptr i8 *%src, i64 524288
|
|
%byte = load i8 *%ptr
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check the high end of the negative LLGC range.
|
|
define i64 @f7(i8 *%src) {
|
|
; CHECK: f7:
|
|
; CHECK: llgc %r2, -1(%r2)
|
|
; CHECK: br %r14
|
|
%ptr = getelementptr i8 *%src, i64 -1
|
|
%byte = load i8 *%ptr
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check the low end of the LLGC range.
|
|
define i64 @f8(i8 *%src) {
|
|
; CHECK: f8:
|
|
; CHECK: llgc %r2, -524288(%r2)
|
|
; CHECK: br %r14
|
|
%ptr = getelementptr i8 *%src, i64 -524288
|
|
%byte = load i8 *%ptr
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check the next byte down, which needs separate address logic.
|
|
; Other sequences besides this one would be OK.
|
|
define i64 @f9(i8 *%src) {
|
|
; CHECK: f9:
|
|
; CHECK: agfi %r2, -524289
|
|
; CHECK: llgc %r2, 0(%r2)
|
|
; CHECK: br %r14
|
|
%ptr = getelementptr i8 *%src, i64 -524289
|
|
%byte = load i8 *%ptr
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|
|
|
|
; Check that LLGC allows an index
|
|
define i64 @f10(i64 %src, i64 %index) {
|
|
; CHECK: f10:
|
|
; CHECK: llgc %r2, 524287(%r3,%r2)
|
|
; CHECK: br %r14
|
|
%add1 = add i64 %src, %index
|
|
%add2 = add i64 %add1, 524287
|
|
%ptr = inttoptr i64 %add2 to i8 *
|
|
%byte = load i8 *%ptr
|
|
%ext = zext i8 %byte to i64
|
|
ret i64 %ext
|
|
}
|