mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-23 15:29:51 +00:00
70cd88fb7b
that have that constraint. This is currently just assigning a fixed set of registers, and it only handles VLDn for n=2,3,4 with DPR registers. I'm going to expand it to handle more operations next; we can make it smarter once everything is working correctly. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@78256 91177308-0d34-0410-b5e6-96231b3b80d8
38 lines
1.0 KiB
CMake
38 lines
1.0 KiB
CMake
set(LLVM_TARGET_DEFINITIONS ARM.td)
|
|
|
|
tablegen(ARMGenRegisterInfo.h.inc -gen-register-desc-header)
|
|
tablegen(ARMGenRegisterNames.inc -gen-register-enums)
|
|
tablegen(ARMGenRegisterInfo.inc -gen-register-desc)
|
|
tablegen(ARMGenInstrNames.inc -gen-instr-enums)
|
|
tablegen(ARMGenInstrInfo.inc -gen-instr-desc)
|
|
tablegen(ARMGenCodeEmitter.inc -gen-emitter)
|
|
tablegen(ARMGenAsmWriter.inc -gen-asm-writer)
|
|
tablegen(ARMGenDAGISel.inc -gen-dag-isel)
|
|
tablegen(ARMGenCallingConv.inc -gen-callingconv)
|
|
tablegen(ARMGenSubtarget.inc -gen-subtarget)
|
|
|
|
add_llvm_target(ARMCodeGen
|
|
ARMBaseInstrInfo.cpp
|
|
ARMBaseRegisterInfo.cpp
|
|
ARMCodeEmitter.cpp
|
|
ARMConstantIslandPass.cpp
|
|
ARMConstantPoolValue.cpp
|
|
ARMInstrInfo.cpp
|
|
ARMISelDAGToDAG.cpp
|
|
ARMISelLowering.cpp
|
|
ARMJITInfo.cpp
|
|
ARMLoadStoreOptimizer.cpp
|
|
ARMRegisterInfo.cpp
|
|
ARMSubtarget.cpp
|
|
ARMTargetAsmInfo.cpp
|
|
ARMTargetMachine.cpp
|
|
NEONPreAllocPass.cpp
|
|
Thumb1InstrInfo.cpp
|
|
Thumb1RegisterInfo.cpp
|
|
Thumb2ITBlockPass.cpp
|
|
Thumb2InstrInfo.cpp
|
|
Thumb2RegisterInfo.cpp
|
|
)
|
|
|
|
target_link_libraries (LLVMARMCodeGen LLVMSelectionDAG)
|