mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-10-31 09:11:13 +00:00
7c56bf694e
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@5139 91177308-0d34-0410-b5e6-96231b3b80d8
39 lines
1.1 KiB
C++
39 lines
1.1 KiB
C++
//===-- llvm/CodeGen/SSARegMap.h --------------------------------*- C++ -*-===//
|
|
//
|
|
// Map register numbers to register classes that are correctly sized (typed) to
|
|
// hold the information. Assists register allocation. Contained by
|
|
// MachineFunction, should be deleted by register allocator when it is no
|
|
// longer needed.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#ifndef LLVM_CODEGEN_SSAREGMAP_H
|
|
#define LLVM_CODEGEN_SSAREGMAP_H
|
|
|
|
#include "llvm/Target/MRegisterInfo.h"
|
|
|
|
class TargetRegisterClass;
|
|
|
|
class SSARegMap {
|
|
std::vector<const TargetRegisterClass*> RegClassMap;
|
|
|
|
unsigned rescale(unsigned Reg) {
|
|
return Reg - MRegisterInfo::FirstVirtualRegister;
|
|
}
|
|
|
|
public:
|
|
const TargetRegisterClass* getRegClass(unsigned Reg) {
|
|
unsigned actualReg = rescale(Reg);
|
|
assert(actualReg < RegClassMap.size() && "Register out of bounds");
|
|
return RegClassMap[actualReg];
|
|
}
|
|
|
|
void addRegMap(unsigned Reg, const TargetRegisterClass* RegClass) {
|
|
assert(rescale(Reg) == RegClassMap.size() &&
|
|
"Register mapping not added in sequential order!");
|
|
RegClassMap.push_back(RegClass);
|
|
}
|
|
};
|
|
|
|
#endif
|