mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-22 07:32:48 +00:00
6a7770b7ae
This changes the SelectionDAG scheduling preference to source order. Soon, the SelectionDAG scheduler can be bypassed saving a nice chunk of compile time. Performance differences that result from this change are often a consequence of register coalescing. The register coalescer is far from perfect. Bugs can be filed for deficiencies. On x86 SandyBridge/Haswell, the source order schedule is often preserved, particularly for small blocks. Register pressure is generally improved over the SD scheduler's ILP mode. However, we are still able to handle large blocks that require latency hiding, unlike the SD scheduler's BURR mode. MI scheduler also attempts to discover the critical path in single-block loops and adjust heuristics accordingly. The MI scheduler relies on the new machine model. This is currently unimplemented for AVX, so we may not be generating the best code yet. Unit tests are updated so they don't depend on SD scheduling heuristics. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@192750 91177308-0d34-0410-b5e6-96231b3b80d8
23 lines
542 B
LLVM
23 lines
542 B
LLVM
; PR1075
|
|
; RUN: llc < %s -mcpu=generic -mtriple=x86_64-apple-darwin -O3 | FileCheck %s
|
|
|
|
define float @foo(float %x) nounwind {
|
|
%tmp1 = fmul float %x, 3.000000e+00
|
|
%tmp3 = fmul float %x, 5.000000e+00
|
|
%tmp5 = fmul float %x, 7.000000e+00
|
|
%tmp7 = fmul float %x, 1.100000e+01
|
|
%tmp10 = fadd float %tmp1, %tmp3
|
|
%tmp12 = fadd float %tmp10, %tmp5
|
|
%tmp14 = fadd float %tmp12, %tmp7
|
|
ret float %tmp14
|
|
|
|
; CHECK: mulss
|
|
; CHECK: mulss
|
|
; CHECK: mulss
|
|
; CHECK: mulss
|
|
; CHECK: addss
|
|
; CHECK: addss
|
|
; CHECK: addss
|
|
; CHECK: ret
|
|
}
|