mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-16 11:30:51 +00:00
8eaed0f63d
This matches the format produced by the AMD proprietary driver. //==================================================================// // Shell script for converting .ll test cases: (Pass the .ll files you want to convert to this script as arguments). //==================================================================// ; This was necessary on my system so that A-Z in sed would match only ; upper case. I'm not sure why. export LC_ALL='C' TEST_FILES="$*" MATCHES=`grep -v Patterns SIInstructions.td | grep -o '"[A-Z0-9_]\+["e]' | grep -o '[A-Z0-9_]\+' | sort -r` for f in $TEST_FILES; do # Check that there are SI tests: grep -q -e 'verde' -e 'bonaire' -e 'SI' -e 'tahiti' $f if [ $? -eq 0 ]; then for match in $MATCHES; do sed -i -e "s/\([ :]$match\)/\L\1/" $f done # Try to get check lines with partial instruction names sed -i 's/\(;[ ]*SI[A-Z\\-]*: \)\([A-Z_0-9]\+\)/\1\L\2/' $f fi done sed -i -e 's/bb0_1/BB0_1/g' ../../../test/CodeGen/R600/infinite-loop.ll sed -i -e 's/SI-NOT: bfe/SI-NOT: {{[^@]}}bfe/g'../../../test/CodeGen/R600/llvm.AMDGPU.bfe.*32.ll ../../../test/CodeGen/R600/sext-in-reg.ll sed -i -e 's/exp_IEEE/EXP_IEEE/g' ../../../test/CodeGen/R600/llvm.exp2.ll sed -i -e 's/numVgprs/NumVgprs/g' ../../../test/CodeGen/R600/register-count-comments.ll sed -i 's/\(; CHECK[-NOT]*: \)\([A-Z_0-9]\+\)/\1\L\2/' ../../../test/CodeGen/R600/select64.ll ../../../test/CodeGen/R600/sgpr-copy.ll //==================================================================// // Shell script for converting .td files (run this last) //==================================================================// export LC_ALL='C' sed -i -e '/Patterns/!s/\("[A-Z0-9_]\+[ "e]\)/\L\1/g' SIInstructions.td sed -i -e 's/"EXP/"exp/g' SIInstrInfo.td git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@221350 91177308-0d34-0410-b5e6-96231b3b80d8
41 lines
1.1 KiB
LLVM
41 lines
1.1 KiB
LLVM
;RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s -check-prefix=EG -check-prefix=FUNC
|
|
;RUN: llc < %s -march=r600 -mcpu=SI | FileCheck %s -check-prefix=SI -check-prefix=FUNC
|
|
|
|
;FUNC-LABEL: test
|
|
;EG: MULADD_IEEE *
|
|
;EG: FRACT *
|
|
;EG: ADD *
|
|
;EG: COS * T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
;EG-NOT: COS
|
|
;SI: v_cos_f32
|
|
;SI-NOT: v_cos_f32
|
|
|
|
define void @test(float addrspace(1)* %out, float %x) #1 {
|
|
%cos = call float @llvm.cos.f32(float %x)
|
|
store float %cos, float addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
;FUNC-LABEL: testv
|
|
;EG: COS * T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
;EG: COS * T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
;EG: COS * T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
;EG: COS * T{{[0-9]+\.[XYZW], PV\.[XYZW]}}
|
|
;EG-NOT: COS
|
|
;SI: v_cos_f32
|
|
;SI: v_cos_f32
|
|
;SI: v_cos_f32
|
|
;SI: v_cos_f32
|
|
;SI-NOT: v_cos_f32
|
|
|
|
define void @testv(<4 x float> addrspace(1)* %out, <4 x float> inreg %vx) #1 {
|
|
%cos = call <4 x float> @llvm.cos.v4f32(<4 x float> %vx)
|
|
store <4 x float> %cos, <4 x float> addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
declare float @llvm.cos.f32(float) readnone
|
|
declare <4 x float> @llvm.cos.v4f32(<4 x float>) readnone
|
|
|
|
attributes #0 = { "ShaderType"="0" }
|