mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-14 11:32:34 +00:00
aa5c996eda
This the first of a series of patches to add CodeGen support exploiting the instructions of the z13 vector facility. This patch adds support for the native integer vector types (v16i8, v8i16, v4i32, v2i64). When the vector facility is present, we default to the new vector ABI. This is characterized by two major differences: - Vector types are passed/returned in vector registers (except for unnamed arguments of a variable-argument list function). - Vector types are at most 8-byte aligned. The reason for the choice of 8-byte vector alignment is that the hardware is able to efficiently load vectors at 8-byte alignment, and the ABI only guarantees 8-byte alignment of the stack pointer, so requiring any higher alignment for vectors would require dynamic stack re-alignment code. However, for compatibility with old code that may use vector types, when *not* using the vector facility, the old alignment rules (vector types are naturally aligned) remain in use. These alignment rules are not only implemented at the C language level (implemented in clang), but also at the LLVM IR level. This is done by selecting a different DataLayout string depending on whether the vector ABI is in effect or not. Based on a patch by Richard Sandiford. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@236521 91177308-0d34-0410-b5e6-96231b3b80d8
139 lines
3.9 KiB
LLVM
139 lines
3.9 KiB
LLVM
; Test v2i64 absolute.
|
|
;
|
|
; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z13 | FileCheck %s
|
|
|
|
; Test with slt.
|
|
define <2 x i64> @f1(<2 x i64> %val) {
|
|
; CHECK-LABEL: f1:
|
|
; CHECK: vlpg %v24, %v24
|
|
; CHECK: br %r14
|
|
%cmp = icmp slt <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %neg, <2 x i64> %val
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test with sle.
|
|
define <2 x i64> @f2(<2 x i64> %val) {
|
|
; CHECK-LABEL: f2:
|
|
; CHECK: vlpg %v24, %v24
|
|
; CHECK: br %r14
|
|
%cmp = icmp sle <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %neg, <2 x i64> %val
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test with sgt.
|
|
define <2 x i64> @f3(<2 x i64> %val) {
|
|
; CHECK-LABEL: f3:
|
|
; CHECK: vlpg %v24, %v24
|
|
; CHECK: br %r14
|
|
%cmp = icmp sgt <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %val, <2 x i64> %neg
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test with sge.
|
|
define <2 x i64> @f4(<2 x i64> %val) {
|
|
; CHECK-LABEL: f4:
|
|
; CHECK: vlpg %v24, %v24
|
|
; CHECK: br %r14
|
|
%cmp = icmp sge <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %val, <2 x i64> %neg
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test that negative absolute uses VLPG too. There is no vector equivalent
|
|
; of LOAD NEGATIVE.
|
|
define <2 x i64> @f5(<2 x i64> %val) {
|
|
; CHECK-LABEL: f5:
|
|
; CHECK: vlpg [[REG:%v[0-9]+]], %v24
|
|
; CHECK: vlcg %v24, [[REG]]
|
|
; CHECK: br %r14
|
|
%cmp = icmp slt <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%abs = select <2 x i1> %cmp, <2 x i64> %neg, <2 x i64> %val
|
|
%ret = sub <2 x i64> zeroinitializer, %abs
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Try another form of negative absolute (slt version).
|
|
define <2 x i64> @f6(<2 x i64> %val) {
|
|
; CHECK-LABEL: f6:
|
|
; CHECK: vlpg [[REG:%v[0-9]+]], %v24
|
|
; CHECK: vlcg %v24, [[REG]]
|
|
; CHECK: br %r14
|
|
%cmp = icmp slt <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %val, <2 x i64> %neg
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test with sle.
|
|
define <2 x i64> @f7(<2 x i64> %val) {
|
|
; CHECK-LABEL: f7:
|
|
; CHECK: vlpg [[REG:%v[0-9]+]], %v24
|
|
; CHECK: vlcg %v24, [[REG]]
|
|
; CHECK: br %r14
|
|
%cmp = icmp sle <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %val, <2 x i64> %neg
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test with sgt.
|
|
define <2 x i64> @f8(<2 x i64> %val) {
|
|
; CHECK-LABEL: f8:
|
|
; CHECK: vlpg [[REG:%v[0-9]+]], %v24
|
|
; CHECK: vlcg %v24, [[REG]]
|
|
; CHECK: br %r14
|
|
%cmp = icmp sgt <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %neg, <2 x i64> %val
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test with sge.
|
|
define <2 x i64> @f9(<2 x i64> %val) {
|
|
; CHECK-LABEL: f9:
|
|
; CHECK: vlpg [[REG:%v[0-9]+]], %v24
|
|
; CHECK: vlcg %v24, [[REG]]
|
|
; CHECK: br %r14
|
|
%cmp = icmp sge <2 x i64> %val, zeroinitializer
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%ret = select <2 x i1> %cmp, <2 x i64> %neg, <2 x i64> %val
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; Test with an SRA-based boolean vector.
|
|
define <2 x i64> @f10(<2 x i64> %val) {
|
|
; CHECK-LABEL: f10:
|
|
; CHECK: vlpg %v24, %v24
|
|
; CHECK: br %r14
|
|
%shr = ashr <2 x i64> %val, <i64 63, i64 63>
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%and1 = and <2 x i64> %shr, %neg
|
|
%not = xor <2 x i64> %shr, <i64 -1, i64 -1>
|
|
%and2 = and <2 x i64> %not, %val
|
|
%ret = or <2 x i64> %and1, %and2
|
|
ret <2 x i64> %ret
|
|
}
|
|
|
|
; ...and again in reverse
|
|
define <2 x i64> @f11(<2 x i64> %val) {
|
|
; CHECK-LABEL: f11:
|
|
; CHECK: vlpg [[REG:%v[0-9]+]], %v24
|
|
; CHECK: vlcg %v24, [[REG]]
|
|
; CHECK: br %r14
|
|
%shr = ashr <2 x i64> %val, <i64 63, i64 63>
|
|
%and1 = and <2 x i64> %shr, %val
|
|
%not = xor <2 x i64> %shr, <i64 -1, i64 -1>
|
|
%neg = sub <2 x i64> zeroinitializer, %val
|
|
%and2 = and <2 x i64> %not, %neg
|
|
%ret = or <2 x i64> %and1, %and2
|
|
ret <2 x i64> %ret
|
|
}
|