llvm-6502/test/CodeGen/ARM/fnmuls.ll

24 lines
651 B
LLVM

; XFAIL: *
; RUN: llc < %s -march=arm -mattr=+vfp2 | FileCheck %s
; RUN: llc < %s -march=arm -mattr=+neon -arm-use-neon-fp=1 | FileCheck %s
; RUN: llc < %s -march=arm -mattr=+neon -arm-use-neon-fp=0 | FileCheck %s
; RUN: llc < %s -march=arm -mcpu=cortex-a8 | FileCheck %s
; RUN: llc < %s -march=arm -mcpu=cortex-a9 | FileCheck %s
define float @test1(float %a, float %b) nounwind {
; CHECK: fnmscs s2, s1, s0
entry:
%0 = fmul float %a, %b
%1 = fsub float -0.0, %0
ret float %1
}
define float @test2(float %a, float %b) nounwind {
; CHECK: fnmscs s2, s1, s0
entry:
%0 = fmul float %a, %b
%1 = fmul float -1.0, %0
ret float %1
}