mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-11-06 21:05:51 +00:00
d3abd0b648
Xcore target ABI requires const data that is externally visible to be handled differently if it has C-language linkage rather than C++ language linkage. Clang now emits ".cp.rodata" section information. All other externally visible constant data will be placed in the DP section. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@201144 91177308-0d34-0410-b5e6-96231b3b80d8
130 lines
2.3 KiB
LLVM
130 lines
2.3 KiB
LLVM
; RUN: llc < %s -march=xcore -mcpu=xs1b-generic | FileCheck %s
|
|
|
|
define i32 *@addr_G1() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G1:
|
|
; CHECK: ldaw r0, dp[G1]
|
|
ret i32* @G1
|
|
}
|
|
|
|
define i32 *@addr_G2() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G2:
|
|
; CHECK: ldaw r0, dp[G2]
|
|
ret i32* @G2
|
|
}
|
|
|
|
define i32 *@addr_G3() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G3:
|
|
; CHECK: ldaw r0, dp[G3]
|
|
ret i32* @G3
|
|
}
|
|
|
|
define i32 *@addr_iG3() {
|
|
entry:
|
|
; CHECK-LABEL: addr_iG3:
|
|
; CHECK: ldaw r11, cp[iG3]
|
|
; CHECK: mov r0, r11
|
|
ret i32* @iG3
|
|
}
|
|
|
|
define i32 **@addr_G4() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G4:
|
|
; CHECK: ldaw r0, dp[G4]
|
|
ret i32** @G4
|
|
}
|
|
|
|
define i32 **@addr_G5() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G5:
|
|
; CHECK: ldaw r0, dp[G5]
|
|
ret i32** @G5
|
|
}
|
|
|
|
define i32 **@addr_iG5() {
|
|
entry:
|
|
; CHECK-LABEL: addr_iG5:
|
|
; CHECK: ldaw r11, cp[iG5]
|
|
; CHECK: mov r0, r11
|
|
ret i32** @iG5
|
|
}
|
|
|
|
define i32 **@addr_G6() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G6:
|
|
; CHECK: ldaw r0, dp[G6]
|
|
ret i32** @G6
|
|
}
|
|
|
|
define i32 **@addr_G7() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G7:
|
|
; CHECK: ldaw r0, dp[G7]
|
|
ret i32** @G7
|
|
}
|
|
|
|
define i32 **@addr_iG7() {
|
|
entry:
|
|
; CHECK-LABEL: addr_iG7:
|
|
; CHECK: ldaw r11, cp[iG7]
|
|
; CHECK: mov r0, r11
|
|
ret i32** @iG7
|
|
}
|
|
|
|
define i32 *@addr_G8() {
|
|
entry:
|
|
; CHECK-LABEL: addr_G8:
|
|
; CHECK: ldaw r0, dp[G8]
|
|
ret i32* @G8
|
|
}
|
|
|
|
@G1 = global i32 4712
|
|
; CHECK: .section .dp.data,"awd",@progbits
|
|
; CHECK: G1:
|
|
|
|
@G2 = global i32 0
|
|
; CHECK: .section .dp.bss,"awd",@nobits
|
|
; CHECK: G2:
|
|
|
|
@G3 = unnamed_addr constant i32 9401
|
|
; CHECK: .section .dp.rodata,"awd",@progbits
|
|
; CHECK: G3:
|
|
|
|
@iG3 = internal constant i32 9401
|
|
; CHECK: .section .cp.rodata,"ac",@progbits
|
|
; CHECK: iG3:
|
|
|
|
@G4 = global i32* @G1
|
|
; CHECK: .section .dp.data,"awd",@progbits
|
|
; CHECK: G4:
|
|
|
|
@G5 = unnamed_addr constant i32* @G1
|
|
; CHECK: .section .dp.rodata,"awd",@progbits
|
|
; CHECK: G5:
|
|
|
|
@iG5 = internal unnamed_addr constant i32* @G1
|
|
; CHECK: .section .cp.rodata,"ac",@progbits
|
|
; CHECK: iG5:
|
|
|
|
@G6 = global i32* @G8
|
|
; CHECK: .section .dp.data,"awd",@progbits
|
|
; CHECK: G6:
|
|
|
|
@G7 = unnamed_addr constant i32* @G8
|
|
; CHECK: .section .dp.rodata,"awd",@progbits
|
|
; CHECK: G7:
|
|
|
|
@iG7 = internal unnamed_addr constant i32* @G8
|
|
; CHECK: .section .cp.rodata,"ac",@progbits
|
|
; CHECK: iG7:
|
|
|
|
@G8 = global i32 9312
|
|
; CHECK: .section .dp.data,"awd",@progbits
|
|
; CHECK: G8:
|
|
|
|
@array = global [10 x i16] zeroinitializer, align 2
|
|
; CHECK: .globl array.globound
|
|
; CHECK: array.globound = 10
|